Part Number Hot Search : 
143TU BZ5260 P22N50A TDA70 PA4335 07000 KIA7429P SAA5360
Product Description
Full Text Search
 

To Download AD7663 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  rev. a information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. no license is granted by implication or otherwise under any patent or patent rights of analog devices. a AD7663 * one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 781/329-4700www.analog.com fax: 781/326-8703 ? analog devices, inc., 2002 16-bit, 250 ksps cmos adc functional block diagram dgnd dvdd avdd agnd ref refgnd switched cap dac cnvst ognd 16 control logic and calibration circuitry clock ind(4r) 4r ovdd AD7663 ingnd pd reset byteswap ser/ par data[15:0] busy cs rd ob/ 2c serial port parallel interface ina(r) r inc(4r) 4r inb(2r) 2r features throughput: 250 ksps inl:  3 lsb max (  0.0046% of full scale) 16-bit resolution with no missing codes s/(n+d): 90 db typ @ 100 khz thd: C100 db typ @ 100 khz analog input voltage ranges: bipolar:  10 v,  5 v,  2.5 v unipolar: 0 v to 10 v, 0 v to 5 v, 0 v to 2.5 v both ac and dc specifications no pipeline delay parallel (8/16 bits) and serial 5 v/3 v interface spi?/qspi?/microwire?/dsp compatible single 5 v supply operation power dissipation 35 mw typical 15  w @ 100 sps power-down mode: 7  w max package: 48-lead quad flatpack (lqfp) package: 48-lead chip scale (lfcsp) pi n-to-pin compatible with the ad7660/ad7664/ad7665 applications data acquisition motor control communication instrumentation spectrum analysis medical instruments process control general description the AD7663 is a 16-bit, 250 ksps, charge redistribution sar, analog-to-digital converter that operates from a single 5 v power supply. it contains a high-speed 16-bit sampling adc, a resistor input scaler that allows various input ranges, an internal conver- sion clock, error correction circuits, and both serial and parallel system interface ports. the AD7663 is hardware factory-calibrated and is comprehen sively tested to ensure such ac parameters as signal-to-noise ratio (snr) and total harmonic distortion (thd), in addition to the more traditional dc parameters of gain, offset, and linearity. it is fabricated using analog devices?high-performance, 0.6 micron cmos process and is available in a 48-lead lqfp and a tiny 48- lead lfcsp with operation specified from ?0 c to +85 c. * patent pending spi and qspi are trademarks of motorola, inc. microwire is a trademark of national semiconductor corporation product highlights 1. fast throughput t he AD7663 is a 250 ksps ch arge redistribution, 16-bit sar ad c with various bipolar and unipolar input ranges. 2. single-supply operation the AD7663 operates from a single 5 v supply, dissipates only 35 mw typical. its power dissipation decreases with the through- put to, for instance, only 15 w at a 100 sps throughput. it consumes 7 w maximum when in power-down. 3. superior inl the AD7663 has a maximum integral nonlinearity of 3 lsb with no missing 16-bit code. 4. serial or parallel interface versatile parallel (8 or 16 bits) or 2-wire serial interface arrangement compatible with both 3 v or 5 v logic. pulsar selection type/ksps 100-250 500-570 1000 pseudo ad7660 ad7650 differential ad7664 true bipolar AD7663 ad7665 ad7671 true differential ad7675 ad7676 ad7677
AD7663?pecifications (?0  c to +85  c, avdd = dvdd = 5 v, ovdd = 2.7 v to 5.25 v, unless otherwise noted.) rev. a C2C parameter conditions min typ max unit resolution 16 bits analog input voltage range v ind ?v ingnd 4 ref, 0 v to 4 ref, 2 ref (see table i) common-mode input voltage v ingnd ?.1 +0.5 v analog input cmrr f in = 45 khz 62 db input impedance see table i throughput speed complete cycle 4 s throughput rate 0 250 ksps dc accuracy integral linearity error ? +3 lsb 1 no missing codes 16 bits transition noise 0.7 lsb bipolar zero error 2 , t min to t max 5 v range ?5 +25 lsb other range ?.06 +0.06 % of fsr bipolar full-scale error 2 , t min to t max ?.25 +0.25 % of fsr unipolar zero error 2 , t min to t max ?.18 +0.18 % of fsr unipolar full-scale error 2 , t min to t max ?.38 +0.38 % of fsr power supply sensitivity avdd = 5 v 5% 0.1 lsb ac accuracy signal-to-noise f in = 10 khz 89 90 db 3 f in = 100 khz 90 db spurious-free dynamic range f in = 100 khz 100 db total harmonic distortion f in = 100 khz ?00 db signal-to-(noise+distortion) f in = 10 khz 88.5 90 db f in = 100 khz, ?0 db input 30 db ? db input bandwidth 800 khz sampling dynamics aperture delay 2ns aperture jitter 5 ps rms transient response full-scale step 2.75 s reference external reference voltage range 2.3 2.5 avdd ?1.85 v external reference current drain 250 ksps throughput 50 a digital inputs logic levels v il ?.3 +0.8 v v ih +2.0 dvdd +0.3 v i il ? +1 a i ih ? +1 a digital outputs data format parallel or serial 16-bit pipeline delay conversion results available immediately after completed conversion v ol i sink = 1.6 ma 0.4 v v oh i source = ?00 a ovdd ?0.6 v power supplies specified performance avdd 4.75 5 5.25 v dvdd 4.75 5 5.25 v ovdd 2.7 5.25 4 v operating current 250 ksps throughput avdd 5ma dvdd 5 1.8 ma ovdd 5 10 a power dissipation 6 250 ksps throughput 5 35 41 mw 100 sps throughput 5 15 w in power-down mode 7 7 w (?0  c to +85  c, avdd = dvdd = 5 v, ovdd = 2.7 v to 5.25 v, unless otherwise noted.)
rev. a C3C AD7663 timing specifications symbol min typ max unit refer to figures 11 and 12 convert pulsewidth t 1 5ns time between conversions t 2 4 s cnvst low to busy high delay t 3 30 ns busy high all modes except in t 4 1.25 s master serial read after convert mode aperture delay t 5 2ns end of conversion to busy low delay t 6 10 ns conversion time t 7 1.25 s acquisition time t 8 2.75 s reset pulsewidth t 9 10 ns refer to figures 13, 14, 15, and 16 (parallel interface modes) cnvst low to data valid delay t 10 1.25 s data valid to busy low delay t 11 20 ns bus access request to data valid t 12 40 ns bus relinquish time t 13 515ns refer to figures 17 and 18 (master serial interface modes) 1 cs low to sync valid delay t 14 10 ns cs low to internal sclk valid delay t 15 10 ns cs low to sdout delay t 16 10 ns cnvst low to sync delay (read during convert) t 17 0.5 s sync asserted to sclk first edge delay 2 t 18 4ns internal sclk period 2 t 19 25 40 ns internal sclk high 2 t 20 15 ns internal sclk low 2 t 21 9.5 ns sdout valid setup time 2 t 22 4.5 ns sdout valid hold time 2 t 23 2ns sclk last edge to sync delay 2 t 24 3ns parameter conditions min typ max unit temperature range 8 specified performance t min to t max ?0 +85 c notes 1 lsb means least significant bit. with the 5 v input range, one lsb is 152.588 v. 2 see definition of specifications section. these specifications do not include the error contribution from the external referenc e. 3 all specifications in db are referred to a full-scale input fs. tested with an input signal at 0.5 db below full scale unless o therwise specified. 4 the max should be the minimum of 5.25 v and dvdd + 0.3 v. 5 tested in parallel reading mode. 6 tested with the 0 v to 5 v range and v in ?v ingnd = 0 v. see power dissipation section. 7 with ovdd below dvdd + 0.3 v and all digital inputs forced to dvdd or dgnd, respectively. 8 contact factory for extended temperature range. specifications subject to change without notice. table i. analog input configuration input voltage input range ind (4r) inc (4r) inb (2r) ina (r) impedance 1 4 ref 2 v in ingnd ingnd ref 5.85 k ? 2 ref v in v in ingnd ref 3.41 k ? ref v in v in v in ref 2.56 k ? 0 v to 4 ref v in v in ingnd ingnd 3.41 k ? 0 v to 2 ref v in v in v in ingnd 2.56 k ? 0 v to ref v in v in v in v in note 3 notes 1 typical analog input impedance. 2 with ref = 3 v, in this range, the input should be limited to ?1 v to +12 v. 3 for this range the input is high impedance. (?0  c to +85  c, avdd = dvdd = 5 v, ovdd = 2.7 v to 5.25 v, unless otherwise noted.)
rev. a AD7663 C4C timing specifications (continued) symbol min typ max unit refer to figures 17 and 18 (master serial interface modes) 1 cs high to sync hi-z t 25 10 ns cs high to internal sclk hi-z t 26 10 ns cs high to sdout hi-z t 27 10 ns busy high in master serial read after convert t 28 see table ii s cnvst low to sync asserted delay t 29 1.25 s (master serial read after convert) sync deasserted to busy low delay t 30 25 ns refer to figures 19 and 21 (slave serial interface modes) external sclk setup time t 31 5ns external sclk active edge to sdout delay t 32 316ns sdin setup time t 33 5ns sdin hold time t 34 5ns external sclk period t 35 25 ns external sclk high t 36 10 ns external sclk low t 37 10 ns notes 1 in serial interface modes, the sync, sclk, and sdout timings are defined with a maximum load c l of 10 pf; otherwise, the load is 60 pf maximum. 2 in serial master read during convert mode. see table ii for master read after convert mode. specifications subject to change without notice. i oh 500  a 1.6ma i ol to output pin 1.4v c l 60pf 1 note: 1 in serial interface modes, the sync, sclk, and sdout timings are defined with a maximum load c l of 10pf; otherwise, the load is 60pf maximum. figure 1. load circuit for digital interface timing t delay t delay 0.8v 0.8v 0.8v 2v 2v 2v figure 2. voltage reference levels for timing table ii. serial clock timings in master read after convert divsclk[1] 0011 divsclk[0] 0101 unit sync to sclk first edge delay minimum t 18 4202 020 ns internal sclk period minimum t 19 25 50 100 200 ns internal sclk period maximum t 19 40 70 140 280 ns internal sclk high minimum t 20 15 25 50 100 ns internal sclk low minimum t 21 9.5 24 49 99 ns sdout valid setup time minimum t 22 4.5 22 22 22 ns sdout valid hold time minimum t 23 243090 ns sclk last edge to sync delay minimum t 24 360 140 300 ns busy high width maximum t 28 2 2.5 3.5 5.75 s
rev. a AD7663 C5C pin configuration 48-lead lqfp (st-48) 36 35 34 33 32 31 30 29 28 27 26 25 13 14 15 16 17 18 19 20 21 22 23 24 1 2 3 4 5 6 7 8 9 10 11 12 48 47 46 45 44 39 38 37 43 42 41 40 pin 1 identifier top view (not to scale) agnd cnvst pd reset cs rd dgnd agnd avdd nc byteswap ob/ 2c nc nc nc = no connect ser/ par d0 d1 d2/divsclk[0] busy d15 d14 d13 AD7663 d3/divsclk[1] d12 d4/ext/ int d5/invsync d6/invsclk d7/rdc/sdin ognd ovdd dvdd dgnd d8/sdout d9/sclk d10/sync d11/rderror nc nc nc nc nc ind(4r) inc(4r) inb(2r) ina(r) ingnd refgnd ref absolute maximum ratings 1 analog inputs ind 2 , inc 2 , inb 2 . . . . . . . . . . . . . . . . . . . ?1 v to +30 v ina, ref, ingnd, refgnd . . . . . . . . . . . . . . . . . . . . agnd ?0.3 v to avdd + 0.3 v ground voltage differences agnd, dgnd, ognd . . . . . . . . . . . . . . . . . . . . . 0.3 v supply voltages avdd, dvdd, ovdd . . . . . . . . . . . . . . . . ?.3 v to +7 v avdd to dvdd, avdd to ovdd . . . . . . . . . . . . . 7 v dvdd to ovdd . . . . . . . . . . . . . . . . . . . . . ?.3 v to +7 v digital inputs . . . . . . . . . . . . . . . ?.3 v to dvdd + 0.3 v internal power dissipation 3 . . . . . . . . . . . . . . . . . . . 700 mw internal power dissipation 4 . . . . . . . . . . . . . . . . . . . . . 2.5 w junction temperature . . . . . . . . . . . . . . . . . . . . . . . . . 150 c storage temperature range . . . . . . . . . . . . ?5 c to +150 c lead temperature range (soldering 10 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . 300 c 1 stresses above those listed under absolute maximum ratings may cause perma- nent damage to the device. this is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. 2 see analog input section. 3 specification is for device in free air: 48-lead lqfp: ja = 91 c/w, jc = 30 c/w. 4 specification is for device in free air: 48-lead lfcsp: jc = 26  c/w. caution esd (electrostatic discharge) sensitive device. electrostatic charges as high as 4000 v readily accumulate on the human body and test equipment and can discharge without detection. although the AD7663 features proprietary esd protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. therefore, proper esd precautions are recommended to avoid performance degradation or loss of functionality. warning! esd sensitive device ordering guide model temperature range package description package option AD7663ast -40 c to +85 cq uad flatpack (lqfp) st-48 AD7663astrl -40 c to +85 cq uad flatpack (lqfp) st-48 AD7663acp 1 -40  c to +85  cc hip scale (lfcsp) cp-48 AD7663acprl 1 -40  c to +85  cc hip scale (lfcsp) cp-48 eval-AD7663cb 2 evaluation board eval-control brd2 3 controller board notes 1 future product. contact factory for availability. 2 this board can be used as a standalone evaluation board or in conjunction with the eval-control brd2 for evaluation/demonstrati on purposes. 3 this board allows a pc to control and communicate with all analog devices evaluation boards ending in the cb designators.
rev. a AD7663 C6C pin function description pin no. mnemonic type description 1 agnd p analog power ground pin. 2 avdd p input analog power pin. nominally 5 v. 3, 6, 7, nc no connect. 44?8 4 byteswap di p arallel mode selection (8-/16-bit). when low, the lsb is output on d[7:0] and the msb is output on d[15:8]. when high, the lsb is output on d[15:8] and the msb is output on d[7:0]. 5ob/ 2c di straight binary/binary two? complement. when ob/ 2c is high, the digital output is straight binary; when low, the msb is inverted, resulting in a two? complement output from its internal shift register. 8 ser/ par di serial/parallel selection input. when low, the parallel port is selected; when high, the serial interface mode is selected and some bits of the data bus are used as a serial port. 9, 10 data[0:1] do bit 0 and bit 1 of the parallel port data output bus. when ser/ par is high, these outputs are in high impedance. 11, 12 data[2:3] or di/o when ser/ par is low, these outputs are used as bit 2 and bit 3 of the parallel port data output bus. divsclk[0:1] when ser/ par is high, ext/ int is low and rdc/sdin is low, which is the serial master read after convert mode. these inputs, part of the serial port, are used to slow down, if desired, the internal serial clock that clocks the data output. in the other serial modes, these pins are high impedance outputs. 13 data[4] di/o when ser/ par is low, this output is used as bit 4 of the parallel port data output bus. or ext/ int when ser/ par is high, this input, part of the serial port, is used as a digital select input for choosing the internal or an external data clock, called respectively, master and slave mode. with ext/ int tied low, the internal clock is selected on sclk output. with ext/ int set to a logic high, output data is synchronized to an external clock signal connected to the sclk input, and external clock is gated by cs . 14 data[5] di/o when ser/ par is low, this output is used as bit 5 of the parallel port data output bus. or invsync when ser/ par is high, this input, part of the serial port, is used to select the active state of the sync signal. when low, sync is active high. when high, sync is active low. 15 data[6] di/o when ser/ par is low, this output is used as bit 6 of the parallel port data output bus. or i nvs clk when ser/ par is high, this input, part of the serial port, is used to invert the sclk signal. it is active in both master and slave mode. 16 data[7] di/o when ser/ par is low, this output is used as bit 7 of the parallel port data output bus. or rdc/sdin when ser/ par is high, this input, part of the serial port, is used as either an external data input or a read mode selection input, depending on the state of ext/ int . when ext/ int is high, rdc/sdin could be used as a data input to daisy chain the con- version res ults from two or more adcs onto a single sdout line. the digital data level on sdin is output on data with a delay of 16 sclk periods after the initiation of the read sequence. when ext/ int is low, rdc/sdin is used to select the read mode. when rdc/sdin is high, the previous data is output on sdout during conversion. when rdc/sdin is low, the data can be output on sdout only when the conversion is complete. 17 ognd p input/output interface digital power ground. 18 ovdd p input/output interface digital power. nominally at the same supply as the supply of the host interface (5 v or 3 v). 19 dvdd p digital power. nominally at 5 v. 20 dgnd p digital power ground.
rev. a AD7663 C7C pin function description (continued) pin no. mnemonic type description 21 data[8] do when ser/ par is low, this output is used as bit 8 of the parallel port data output bus. or sdout when ser/ par is high, this output, part of the serial port, is used as a serial data output synchronized to sclk. conversion results are stored in an on-chip register. the AD7663 provides the conversion result, msb first, from its internal shift register. the data format is determined by the logic level of ob/ 2c . in serial mode, when ext/ int is low, sdout is valid on both edges of sclk. in serial mode, when ext/ int is high: if invsclk is low, sdout is updated on sclk rising edge and valid on the next falling edge. if invsclk is high, sdout is updated on sclk falling edge and valid on the next rising edge. 22 data[9] di/o when ser/ par is low, this output is used as bit 9 of the parallel port data output bus. or sclk when ser/ par is high, this pin, part of the serial port, is used as a serial data clock input or output, dependent upon the logic state of the ext/ int pin. the active edge where the data sdout is updated depends upon the logic state of the invsclk pin. 23 data[10] do when ser/ par is low, this output is used as bit 10 of the parallel port data output bus. or sync when ser/ par is high, this output, part of the serial port, is used as a digital output frame synchronization for use with the internal data clock (ext/ int = logic low). when a read sequence is initiated and invsync is low, sync is driven high and remains high while sdout output is valid. when a read sequence is initiated and invsync is high, sync is driven low and remains low while sdout output is valid. 24 data[11] do when ser/ par is low, this output is used as bit 11 of the parallel port data output bus. or rderror when ser/ par is high and ext/ int is high, this output, part of the serial port, is used as an incomplete read error flag. in slave mode, when a data read is started and not complete when the following conversion is complete, the current data is lost and rderror is pulsed high. 25?8 data[12:15] do bit 12 to bit 15 of the parallel port data output bus. when ser/ par is high, these outputs are in high impedance. 29 busy do busy output. transitions high when a conversion is started, and remains high until the conversion is complete and the data is latched into the on-chip shift register. the falling edge of busy could be used as a data ready clock signal. 30 dgnd p must be tied to digital ground. 31 rd di read data. when cs and rd are both low, the interface parallel or serial output bus is enabled. 32 cs di chip select. when cs and rd are both low, the interface parallel or serial output bus is enabled. cs is also used to gate the external clock. 33 reset di reset input. when set to a logic high, reset the AD7663. current conversion, if any, is aborted. if not used, this pin could be tied to dgnd. 34 pd di power-down input. when set to a logic high, power consumption is reduced and conver- sions are inhibited after the current one is completed. 35 cnvst di start conversion. if cnvst is high when the acquisition phase (t 8 ) is complete, the next falling edge on cnvst puts the internal sample/hold into the hold state and initiates a con- version. this mode is the most appropriate if low sampling jitter is desired. if cnvst is low when the acquisition phase (t 8 ) is complete, the internal sample/hold is put into the hold state and a conversion is immediately started. 36 agnd p must be tied to analog ground. 37 ref ai reference input voltage. 38 refgnd ai reference input analog ground. 39 ingnd ai analog input ground. 40, 41, ina, inb, ai analog inputs. refer to table i for input range configuration. 42, 43 inc, ind notes ai = analog input di = digital input di/o = bidirectional digital do = digital output p = power
rev. a AD7663 C8C definition of specifications integral nonlinearity error (inl) linearity error refers to the deviation of each individual code from a line drawn from ?egative full scale?through ?ositive full scale.?the point used as ?egative full scale?occurs 1/2 lsb before the first code transition. ?ositive full scale?is defined as a level 1 1/2 lsb beyond the last code transition. the deviation is measured from the middle of each code to the true straight line. differential nonlinearity error (dnl) in an ideal adc, code transitions are 1 lsb apart. differential nonlinearity is the maximum deviation from this ideal value. it is often specified in terms of resolution for which no missing codes are guaranteed. full-scale error the last transition (from 011 ...10 to 011 . . . 11 in two? complement coding) should occur for an analog voltage 1 1/2 lsb below the nominal full scale (2.499886 v for the 2.5 v range). the full-scale error is the deviation of the actual level of the last transition from the ideal level. bipolar zero error the difference between the ideal midscale input voltage (0 v) and the actual voltage producing the midscale output code. unipolar zero error in unipolar mode, the first transition should occur at a level 1/ 2 lsb above analog ground. the unipolar zero error is the deviation of the actual transition from that point. spurious-free dynamic range (sfdr) the difference, in decibels (db), between the rms amplitude of the input signal and the peak spurious signal. effective number of bits (enob) a measurement of the resolution with a sine wave input. it is related to s/(n+d) by the following formula: enob = ( s /[ n + d ] db e 1.76)/6.02) and is expressed in bits. total harmonic distortion (thd) th e ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expres sed in decibels. signal-to-noise ratio (snr) the ratio of the rms value of the actual input signal to the rms s um of all other spectral components below the nyquist fre- quency, excluding harmonics and dc. the value for snr is expressed in decibels. signal to (noise + distortion) ratio (s/[n+d]) t he ratio of the rms value of the actual input signal to the r ms sum of all other spectral components below the n yquist fr equency, including harmonics but excluding dc. the value for s/(n+d) is expressed in decibels. aperture delay a measure of the acquisition performance and is measured from the falling edge of the cnvst input to when the input signal is held for a conversion. transient response the time required for the AD7663 to achieve its rated accuracy after a full-scale step function is applied to its input.
rev. a AD7663 C9C 3.0 2.5 2.0 1.5 1.0 0.5 0 ?.5 ?.0 ?.5 ?.0 ?.5 ?.0 0 16384 32768 49152 65536 inl ?lsb code tpc 1. integral nonlinearity vs. code 50 45 40 35 30 25 20 15 10 5 0 0 0.3 0.6 0.9 1.2 1.5 1.8 2.1 2.1 2.7 number of units positive inl ?lsb tpc 2. typical positive inl distribution (446 units) 80 70 60 50 40 30 20 10 0 ? ?.7 ?.4 ?.1 ?.8 ?.5 ?.2 ?.9 ?.6 ?.3 number of units negative inl ?lsb tpc 3. typical negative inl distribution (446 units) t ypical performance characteristics 0033 1800 6802 6745 1000 400 8000 7000 6000 5000 4000 3000 2000 1000 0 7ffd 7ffe 7fff 8000 8001 8002 8003 8004 8004 8005 counts code in hexa tpc 4. histogram of 16,384 conversions of a dc input at the code transition 002 233 3944 8032 3902 271 000 9000 8000 7000 6000 5000 4000 3000 2000 1000 0 7ffc 7ffd 7ffe 7fff 8000 8001 8002 8003 8004 8005 8006 counts code in hexa tpc 5. histogram of 16,384 conversions of a dc input at the code center ? ?0 ?0 ?0 ?0 ?00 ?20 ?40 ?60 ?80 0 25 50 75 100 125 amplitude ?db of full scale frequency ?khz 4096 point fft fs = 250khz fin = 45khz, ?.5db snr = 90.1db sinad = 89.8db thd = ?00.5db sfdr = 102.7db tpc 6. fft plot
rev. a AD7663 C10C 100 95 90 85 80 75 70 1 10 100 1000 16.0 15.5 15.0 14.5 14.0 13.5 13.0 snr and s/[n + d] ?db enob ?bits frequency ?khz snr sinad enob tpc 7. snr, s/(n+d), and enob vs. frequency 92 90 88 86 ?0 ?0 ?0 ?0 ?0 ?0 ?0 ?0 0 snr ?(referred to full scale) ?db input level ?db tpc 8. snr vs. input level 96 93 90 87 84 ?5 ?5 ?5 5 25 45 65 85 105 125 ?8 ?00 ?02 ?04 snr ?db thd ?db temperature ?  c thd snr tpc 9. snr and thd vs. temperature ?0 ?5 ?0 ?5 ?0 ?5 ?0 ?5 ?00 ?05 ?10 ?15 110 105 100 95 90 85 80 75 70 65 60 1 10 100 1000 thd, harmonics ?db sfdr ?db frequency ?khz sfdr thd 2nd harmonic 3rd harmonic tpc 10. thd, harmonics, and sfdr vs. frequency ?0 ?0 ?0 ?0 ?00 ?10 ?20 ?30 ?40 ?50 ?60 ?0 ?0 ?0 ?0 ?0 ?0 0 thd, harmonics ?db input level ?db thd 2nd harmonic 3rd harmonic tpc 11. thd, harmonics vs. input level 0 10 20 30 40 50 050 100 150 200 t 12 delay ?ns c l ?pf tpc 12. typical delay vs. load capacitance, c l
rev. a AD7663 C11C 100000 10000 1000 100 10 1 0.1 0.01 0.001 1 10 100 1000 10000 100000 1000000 av d d dvdd ovdd operating currents ?  a sampling rate ?sps tpc 13. operating currents vs. sample rate 500 450 400 350 300 250 200 150 100 50 0 ?5 ?5 ?5 5 25 45 65 85 105 power-down operating currents ?na temperature ?  c dvdd av d d ovdd tpc 14. power-down operating currents vs. temperature temperature ?  c 10 ?0 ?5 125 ?5 lsb ?5 5 25 4 56585105 8 0 ? ? ? 6 4 ? 2 offset ?s +fs tpc 15. +fs, offset, and Cfs vs. temperature circuit information the AD7663 is a fast, low-power, single-supply, precise 16-bit analog-to-digital converter (adc). the AD7663 is capable of converting 250,000 samples per second (250 ksps) and allows power saving between conversions. when operating at 100 sps, f or example, it consumes typically only 15 w. this feature makes the AD7663 ideal for battery-powered applications. the AD7663 provides the user with an on-chip track/hold, successive approximation adc that does not exhibit any pipeline or latency, making it ideal for multiple multiplexed channel applications. it is specified to operate with both bipolar and unipolar input ranges by changing the connection of its input resistive scaler. the AD7663 can be operated from a single 5 v supply and be interfaced to either 5 v or 3 v digital logic. it is housed in a 48-lead lqfp package or a 48-lead lfcsp package that combines space savings and flexible configurations as either serial or parallel inter- face. t he AD7663 is pin-to-pin-compatible with the ad7660. converter operation the AD7663 is a successive approximation analog-to-digital converter based on a charge redistribution dac. figure 3 shows the simplified schematic of the adc. the input analog signal is first scaled down and level-shifted by the internal input resistive scaler which allows both unipolar ranges (0 v to 2.5 v, 0 v to 5 v, and 0 v to 10 v) and bipolar ranges ( 2.5 v, 5 v, and 10 v). the output voltage range of the resistive scaler is always 0 v to 2.5 v. the capacitive dac consists of an array of 16 binary weighted capacitors and an additional ?sb?capacitor. the comparator? negative input is connected to a ?ummy?capacitor of the same value as the capacitive dac array.
rev. a AD7663 C12C during the acquisition phase, the common terminal of the array tied to the comparator? positive input is connected to agnd via sw a . all independent switches are connected to the output of the resistive scaler. thus, the capacitor array is used as a sampling capacitor and acquires the analog signal. similarly, the ?ummy?capacitor acquires the analog signal on ingnd input. when the acquisition phase is complete, and the cnvst input goes or is low, a conversion phase is initiated. when the conver- sion phase begins, sw a and sw b are opened first. the capacitor array and the ?ummy?capacitor are then disconnected from the inputs and connected to the refgnd input. therefore, the sw a comp sw b ind 4r ref refgnd lsb msb 32,768c ingnd 16,384c 4c 2c cc control logic switches control busy output code inc 4r ina r inb 2r cnvst 65,536c figure 3. adc simplified schematic table iii. output codes and ideal input voltages digital output code (hexa) straight two? description analog input binary complement full-scale range 1 10 v 5 v 2.5 v 0 v to 10 v 0 v to 5 v 0 v to 2.5 v least significant bit 305.2 v 152.6 v 76.3 v 152.6 v 76.3 v 38.15 v fsr ?1 lsb 9.999695 v 4.999847 v 2.499924 v 9.999847 v 4.999924 v 2.499962 v ffff 2 7fff 2 midscale + 1 lsb 305.2 v 152.6 v 76.3 v 5.000153 v 2.570076 v 1.257038 v 8001 0001 midscale 0 v 0 v 0 v 5 v 2.5 v 1.25 v 8000 0000 midscale ?1 lsb ?05.2 v ?52.6 v ?6.3 v 4.999847 v 2.499924 v 1.249962 v 7fff ffff ?sr + 1 lsb ?.999695 v ?.999847 v ?.499924 v 152.6 v 76.3 v 38.15 v 0001 8001 ?sr ?0 v ? v ?.5 v 0 v 0 v 0 v 0000 3 8000 3 notes 1 values with ref = 2.5 v, with ref = 3 v, all values will scale linearly. 2 this is also the code for an overrange analog input. 3 this is also the code for an underrange analog input. differential voltage between the output of the resistive scaler and ingnd captured at the end of the acquisition phase is applied to the comparator inputs, causing the comparator to become unbalanced. by switching each element of the capacitor array between refgnd or ref, the comparator input varies by binary weighted voltage steps (v ref /2, v ref /4 ...v ref /65536). the control logic toggles these switches, starting with the msb first, in order to bring the comparator back into a balanced condition. after the completion of this process, the control logic generates the adc output code and brings busy output low. transfer functions using the ob/ 2c digital input, the AD7663 offers two output codings: straight binary and two? complement. the ideal transfer characteristic for the AD7663 is shown in figure 4 and table iii. typical connection diagram figure 5 shows a typical connection diagram for the AD7663. different circuitry shown on this diagram is optional and is discussed in the notes with the figure. analog inputs the AD7663 is specified to operate with six full-scale analog input ranges. connections required for each of the four analog inputs, ind, inc, inb, ina, and the resulting full-scale ranges, are shown in table i. the typical input impedance for each analog input range is also shown. 000...000 000...001 000...010 111...101 111...110 111...111 adc code ?straight binary analog input +fs ?1.5 lsb +fs ?1 lsb ?s + 1 lsb ?s ?s + 0.5 lsb figure 4. adc ideal transfer function
rev. a AD7663 C13C 100nf 10  f 100nf 10  f avdd 10  f 100nf agnd dgnd dvdd ovdd ognd ser/ par cnvst busy sdout sclk rd cs reset pd refgnd c ref 2.5v ref ref 100  d clock AD7663  c/  p/dsp serial port digital supply (3.3v or 5v) analog supply (5v) dvdd ob/ 2c note 8 byteswap dvdd 50k  100nf 1m  ina 100nf u2 ind ingnd analog input (  10v) c c 2.7nf u1 15  10  f note 2 note 1 note 3 note 7 note 4 50  inc inb note 6 notes 1. see voltage reference input chapter. 2. with the recommended voltage references, c ref is 47  f. see voltage reference input section. 3. optional circuitry for hardware gain calibration. 4. for bipolar range only. see scaler reference input section. 5. the ad8021 is recommended. see driver amplifier choice section. 6. with 0 to 2.5v range only. see analog inputs section. 7. option. see power supply section. 8. optional low jitter cnvst . see conversion control section. + + + ++ + + ad8031 ad8021 50  adr421 note 5 figure 5. typical connection diagram ( 10 v range shown) figure 6 shows a simplified analog input section of the AD7663. inc inb ina 4r 2r r ind 4r agnd avdd r1 c s r = 1.28k  figure 6. simplified analog input the four resistors connected to the four analog inputs form a resistive s caler that scales down and shifts the analog input range to a common input range of 0 v to 2.5 v at the input of the switched capacitive adc. by connecting the four inputs ina, inb, inc, ind, to the input signal itself, the ground, or a 2.5 v reference, other analog input ranges can be obtained. the diodes shown in figure 6 provide esd protection for the four analog inputs. the inputs inb, inc, ind, have a high voltage protection (?1 v to +30 v) to allow wide input voltage range. care must be taken to ensure that the analog input signal never exceeds the absolute ratings on these inputs including ina (0 v to 5v ). this will cause these diodes to become forward-biased and start conducting current. these diodes can handle a forward- biased current of 120 ma maximum. for instance, when using the 0 v to 2.5 v input range, these conditions could eventually occur on the input ina when the input buffer? (u1) supplies are different from avdd. in such case, an input buffer with a short-circuit current limitation can be used to protect the part. this analog input structure allows the sampling of the differential signal between the output of the resistive scaler and ingnd. unlike other converters, the ingnd input is sampled at the same time as the inputs. by using this differential input, small signals common to both inputs are rejected as shown in figure 7, which represents the typical cmrr over frequency. for instance, by using ingnd to sense a remote signal ground, the difference of ground potentials between the sensor and the local adc ground is eliminated.
rev. a AD7663 C14C 75 70 65 60 55 50 45 40 35 0 10 100 1000 cmrr ?db frequency ?khz figure 7. analog input cmrr vs. frequency during the acquisition phase for ac signals, the AD7663 behaves like a one-pole rc filter consisting of the equivalent resistance of the resistive scaler r/2 in series with r1 and c s . the resistor r1 is typically 2700 ? and is a lumped component made up of some serial resistors and the on-resistance of the switches. the capacitor c s is typically 60 pf and is mainly the adc sampling capacitor. this one-pole filter with a typical ? db cutoff frequency of 800 khz reduces undesirable aliasing effects and limits the noise coming from the inputs. except when using the 0 v to 2.5 v analog input voltage range, the AD7663 has to be driven by a very low impedance source to avoid gain errors. that can be done by using a driver amplifier whose choice is eased by the primarily resistive analog input circuitry of the AD7663. when using the 0 v to 2.5 v analog input voltage range, the input impedance of the AD7663 is very high so the AD7663 can be driven directly by a low impedance source without gain error. that allows, as shown in figure 5, putting an external one-pole rc filter between the output of the amplifier output and the adc analog inputs to even further improve the noise filtering by the AD7663 analog input circuit. however, the source im pedance has to be kept low because it affects the ac performances, especially the total harmonic distortion (thd). the maximum source impedance depends on the amount of thd that can be tolerated. the thd degradation is a function of the source impedance and the maximum input frequency as shown in figure 8. frequency ?khz ?0 10 thd 100 1000 ?0 ?0 ?00 ?10 r = 100  r = 11  r = 50  figure 8. thd vs. analog input frequency and input resistance (0 v to 2.5 v only) driver amplifier choice although the AD7663 is easy to drive, the driver amplifier needs to meet at least the following requirements: ? the driver amplifier and the AD7663 analog input circuit have to be able, together, to settle for a full-scale step the capacitor array at a 16-bit level (0.0015%). in the amplifier? data sheet, the settling at 0.1% to 0.01% is more commonly specified. it could significantly differ from the settling time at 16-bit level and, therefore, it should be verified prior to the driver selection. the tiny op amp ad8021 which combines ultralow noise and a high-gain bandwidth meets this settling time requirement even when used with a high gain up to 13. ? the noise generated by the driver amplifier needs to be kept as low as possible in order to preserve the snr and transition noise performance of the AD7663. the noise coming from the driver is, first, scaled down by the resistive scaler according to the analog input voltage range used, and then, filtered by the AD7663 analog input circuit one-pole, low-pass filter made by (r/2 + r1) and c s . the snr degradation due to the amplifier is: snr f ne fsr loss db n = + ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? 20 28 784 2 25 3 2 log . where f ? db is the ? db input bandwidth in mhz of the AD7663 (.8 mhz) or the cut-off frequency of the input filter if any used (0 v to 2.5 v range), n is the noise factor of the amplifier (1 if in buffer configuration), e n is the equivalent input noise voltage of the op amp in nv/(hz) 1/2 , fsr is the full-scale span (i.e., 5 v for 2.5 v range). for instance, when using the 0 v to 2.5 v range, a driver with an equivalent input noise of 6 nv/ hz like the ad8610 and configured as a buffer, thus with a noise gain of 1, the snr degrades by only 0.24 db. ? the driver needs to have a thd performance suitable to that of the AD7663. tpc 10 gives the thd versus frequency that the driver should preferably exceed. the ad8021 meets these requirements and is usually appropriate for almost all applications. the ad8021 needs an external compensation capacitor of 10 pf. this capacitor should have good linearity as an npo ceramic or mica type. the ad8022 could also be used where a dual version is needed and gain of 1 is used.
rev. a AD7663 C15C the ad829 is another alternative where high-frequency (above 100 khz) performance is not required. in a gain of 1, it requires an 82 pf compensation capacitor. the ad8610 is also another option where low bias current is needed in low-frequency applications. voltage reference input the AD7663 uses an external 2.5 v voltage reference. the voltage reference input ref of the AD7663 has a dynamic input impedance; it should therefore be driven by a low- im pedance source with an efficient decoupling between ref and refgnd inputs. this decoupling depends on the choice of the voltage reference but usually consists of a 1 f ceramic capacitor and a low esr tantalum capacitor connected to the ref and refgnd inputs with minimum parasitic induc tance. 47 f is an appropriate value for the tantalum capacitor when used with one of the recommended reference voltages; ? the low noise, low temperature drift adr421 and ad780 voltage references ? the low power adr291 voltage reference ? the low cost ad1582 voltage reference for applications using multiple AD7663s, it is more effective to buffer the reference voltage with a low noise, very stable op amp like the ad8031. care should also be taken with the reference temperature coefficient of the voltage reference which directly affects the full-scale accuracy if this parameter matters. for instance, a 15 ppm/ c tempco of the reference changes the full scale by 1 lsb/ c. note that v ref , as mentioned in the specification table, could be in creased to avdd ?.85 v. the benefit here is the increased snr obtained as a result of this increase. since the input range is defined in terms of v ref , this would essentially increase the ref range from 2.5 v to 3 v and so on with an avdd above 4.85 v. the theoretical improvement as a result of this increase in reference is 1.58 db (20 log [3/2.5]). due to the theoretical quantization noise, however, the ob served i mprove- ment is approximately 1 db. the ad780 can be se lected with a 3 v reference voltage. scaler reference input (bipolar input ranges) when using the AD7663 with bipolar input ranges, the connection diagram in figure 5 shows a reference buffer amplifier. this buffer amplifier is required to isolate the refin pin from the signal dependent current in the ain pin. a high-speed op amp such as the ad8031 can be used with a single 5 v power supply without degrading the performance of the AD7663. the buffer must have good settling characteristics and provide low total noise within the input bandwidth of the AD7663. power supply the AD7663 uses three sets of power supply pins: an analog 5v s upply avdd, a digital 5 v core supply dvdd, and a digital in put/output interface supply ovdd. the ovdd sup- ply allows d irect interface with any logic working between 2.7 v and dvdd + 0.3 v. to reduce the number of supplies needed, the digital core (dvdd) can be supplied through a simple rc filter from the analog supply as shown in figure 5. the AD7663 is independent of power supply se quencing, once ovdd does not exceed dvdd by more than 0.3 v, and thus free from supply voltage induced latchup. additionally, it is very insensitive to power supply variations over a wide frequency range as shown in figure 9. 110 105 100 95 90 85 80 75 70 65 60 55 50 1 10 100 1000 psrr ?db frequency ?khz figure 9. psrr vs. frequency power dissipation the AD7663 automatically reduces its power consumption at the end of each conversion phase. during the acquisition phase, the operating currents are very low, which allows a significant power saving when the conversion rate is reduced as shown in figure 10. this feature makes the AD7663 ideal for very low- power battery applications. this does not take into account the power, if any, dissipated by the input r esistive scaler which depends on the input voltage range used and the analog input voltage even in power-down mode. there is no power dissipated when the 0 v to 2.5 v is used or when both, the analog input voltage is 0 v and a unipolar range, 0 v to 5 v or 0 v to 10 v, is used. it should be noted that the digital interface remains active even during the acquisition phase. to reduce the operating d igital supply currents even further, the digital inputs need to be driven close to the power rails (i.e., dvdd and dgnd) and ovdd should not exceed dvdd by more than 0.3 v.
rev. a AD7663 C16C sampling rate ?sps 100k 1 power dissipation ?  w 10k 1k 100 10 1 0.1 10 100 1k 10k 100k 1m figure 10. power dissipation vs. sample rate conversion control figure 11 shows the detailed timing diagrams of the conversion process. the AD7663 is controlled by the signal cnvst which i nitiates conversion. once initiated, it cannot be restarted or aborted, even by the power-down input pd, until the conver- sion is complete. the cnvst signal operates independently of cs and rd signals. cnvst busy mode t 2 t 1 t 3 t 4 t 5 t 6 t 7 t 8 acquire convert acquire convert figure 11. basic conversion timing for a true sampling application, the recommended operation of the cnvst signal is the following: cnvst must be held high from the previous falling edge of busy, and during a minimum delay corresponding to the acqui- sition time t 8 ; then, when cnvst is brought low, a conversion is initiated and busy signal goes high until the completion of the conversion. although cnvst is a digital signal, it should be designed with special care with fast, clean edges and levels, with minimum overshoot and undershoot or ringing. it is a good thing to shield the cnvst trace with ground and also to add a low value serial resistor (i.e., 50 ? ) termination close to the output of the component that drives this line. for applications where the snr is critical, cnvst signal should have a very low jitter. some solutions to achieve that are to use a dedicated oscillator for cnvst generation, or at least to clock it with a high fre- quency, low jitter clock as shown in figure 5. for other applications, conversions can be automatically initi- ated. if cnvst is held low when busy is low, the AD7663 controls the acquisition phase and then automatically initiates a new conversion. by keeping cnvst low, the AD7663 keeps the conversion process running by itself. it should be noted that the analog input has to be settled when busy goes low. also, at power-up, cnvst should be brought low once to initiate the conversion process. in this mode, the AD7663 could sometimes run slightly faster than the guaranteed limit of 250 ksps. t 9 t 8 reset data busy cnvst figure 12. reset timing digital interface the AD7663 has a versatile digital interface; it can be interfaced with the host system by using either a serial or parallel interface. the serial interface is multiplexed on the parallel data bus. the AD7663 digital interface also accommodates both 3 v or 5 v logic by simply connecting the ovdd supply pin of the AD7663 to the host system interface digital supply. finally, by using the ob/ 2c input pin, both two? complement or straight binary coding can be used. the two signals cs and rd control the interface. when at least one of these signals is high, the interface outputs are in high impedance. usually, cs allows the selection of each AD7663 in multicircuits applications and is held low in a single AD7663 design. rd is generally used to enable the conversion result on the data bus. t 1 t 3 t 4 t 11 cnvst busy data bus cs = rd = 0 t 10 previous conversion data new data figure 13. master parallel data timing for reading (continuous read)
rev. a AD7663 C17C parallel interface the AD7663 is configured to use the parallel interface when the s er/ par is held low. the data can be read either after each conversion, which is during the next acquisition phase, or during the following conversion as shown, respectively, in figure 14 a nd figure 15. when the data is read during the conversion, however, it is recommended that it be read only during the first half of the conversion phase. that avoids any potential feedthrough between voltage transients on the digital interface and the most critical analog conversion circuitry. rd busy cs current conversion data bus t 12 t 13 figure 14. slave parallel data timing for reading (read after convert) t 1 cs = 0 cnvst , rd previous conversion t 3 t 12 t 13 t 4 busy data bus figure 15. slave parallel data timing for reading (read during convert) the byteswap pin allows a glueless interface to an 8-bit bus. as shown in figure 16, the lsb byte is output on d[7:0] and the msb is output on d[15:8] when byteswap is low. when byteswap is high, the lsb and msb bytes are swapped and the lsb is o utput on d[15:8] and the msb is output on d[7:0]. by connecting byteswap to an address line, the 16 data bits can be read in 2 bytes on either d[15:8] or d[7:0]. cs byte pins d[15:8] hi-z high byte low byte hi-z hi-z high byte low byte hi-z t 12 t 12 t 13 rd pins d[7:0] figure 16. 8-bit parallel interface serial interface the AD7663 is configured to use the serial interface when the ser/ par is held high. the AD7663 outputs 16 bits of d ata, msb first, on the sdout pin. this data is synchronized with the 16 clock pulses provided on sclk pin. the output data is valid on both the rising and falling edge of the data clock. master serial interface internal clock the AD7663 is configured to generate and provide the serial data clock sclk when the ext/ int pin is held low. it also gener- ates a sync signal to indicate to the host when the serial data is v alid. the serial clock sclk and the sync signal can be inverted if de sired. depending on rdc/sdin input, the data can be read after each conversion or during the following conversion. figure 17 and figure 18 show the detailed timing diagrams of these two modes. us ually, because the AD7663 has a longer acquisition p hase than the conversion phase, the data is read immediately after conversion. that makes the mode master, read after conversion, the most recommended serial mode when it can be used. in read-during-conversion mode, the serial clock and data toggle at app ropriate instants that minimize potential feedthrough between digital activity and the critical conversion decisions. in read-after-conversion mode, it should be noted that, unlike in other modes, the signal busy returns low after the 16 data bits are pulsed out and not at the end of the conversion phase which results in a longer busy width. in this mode, if necessary, the internal clock can be slowed down by a ratio selected by the divsclk inputs according to table ii.
rev. a AD7663 C18C t 3 busy cs , rd cnvst sync sclk sdout t 28 t 29 t 14 t 18 t 19 t 20 t 21 t 24 t 26 t 27 t 23 t 22 t 16 t 15 123 141516 d15 d14 d2 d1 d0 x ext/ int = 0 rdc/sdin = 0 invsclk = invsync = 0 t 25 t 30 figure 17. master serial data timing for reading (read after convert) ext/ int = 0 rdc/sdin = 1 invsclk = invsync = 0 t 3 t 1 t 17 t 14 t 19 t 20 t 21 t 24 t 26 t 25 t 27 t 23 t 22 t 16 t 15 d15 d14 d2 d1 d0 x 12 3 141516 t 18 busy sync sclk sdout cs , rd cnvst figure 18. master serial data timing for reading (read previous conversion during convert)
rev. a AD7663 C19C cs sclk sdout d15 d14 d1 d0 d13 x15 x14 x13 x1 x0 y15 y14 busy sdin invsclk = 0 t 35 t 36 t 37 t 31 t 32 t 16 t 33 t 34 x15 x14 x 123 1415161718 ext/ int = 1 rd = 0 figure 19. slave serial data timing for reading (read after convert) slave serial interface external clock t he AD7663 is configured to accept an externally supplied serial data clock on the sclk pin when the ext/ int pin is held high. in this mode, several methods can be used to read the data. the external serial clock is gated by cs and the data are output when both cs and rd are low. thus, depending on cs , the data can be read after each conversion or during the following conversion. the external clock can be either a continu- ous or discontinuous clock. a discontinuous clock can be either normally high or normally low when inactive. figure 19 and figure 21 show the detailed timing diagrams of these methods. while the AD7663 is performing a bit decision, it is important that voltage transients not occur on digital input/output pins or degradation of the conversion result could occur. this is par- ticularly important during the second half of the conversion phase because the AD7663 provides error correction circuitry that can correct for an improper bit decision made during the first half of the conversion phase. for this reason, it is recom- mended that when an external clock is being provided, it is a discontinuous clock that is toggling only when busy is low or, more importantly, that is does not transition during the latter half of busy high. external discontinuous clock data read after conversion this mode is the most recommended of the serial slave modes. figure 19 shows the detailed timing diagrams of this method. after a conversion is complete, indicated by busy returning low, the result of this conversion can be read while both cs and rd are low. the data is shifted out, msb first, with 16 clock pulses and is valid on both rising and falling edge of the clock. among the advantages of this method, the conversion perfor- mance is not degraded because there are no voltage transients on the digital interface during the conversion process. another advantage is to be able to read the data at any speed up to 40 mhz which accommodates both slow digital host interface and the fastest serial reading. finally, in this mode only, the AD7663 provides a ?aisy chain feature using the rdc/sdin input pin for cascading multiple converters together. this feature is useful for reducing compo- nent count and wiring connections when desired as, for instance, in isolated multiconverter applications. an example of the concatenation of two devices is shown in fig- ure 20. simultaneous sampling is possible by using a common cnvst signal. it should be noted that the rdc/sdin input is latched on the opposite edge of sclk of the one used to shift out the data on sdout. hence, the msb of the ?pstream?con- verter just follows the lsb of the ?ownstream?converter on the next sclk cycle. cnvst cs sclk sdout rdc/sdin busy busy data out AD7663 #1 (downstream) busy out cnvst cs sclk AD7663 #2 (upstream) rdc/sdin sdout sclk in cs in cnvst in figure 20. two AD7663s in a daisy-chain configuration
rev. a AD7663 C20C cnvst sdout sclk d1 d0 x d15 d14 d13 12 3 141516 t 3 t 35 t 36 t 37 t 31 t 32 t 16 busy invsclk = 0 cs ext/ int = 1 rd = 0 figure 21. slave serial data timing for reading (read previous conversion during convert) external clock data read during conversion figure 21 shows the detailed timing diagrams of this method. during a conversion, while both cs and rd are low, the result of the previ- ous conversion can be read. the data is shifted out, msb first, with 16 clock pulses and is valid on both the rising and the falling edge of the clock. the 16 bits have to be read before the current conversion is com plete. if that is not done, rderror is pulsed high and can be used to interrupt the host interface to prevent incomplete data reading. there is no ?aisy chain?feature in this mode and rdc/sdin input should always be tied either high or low. to reduce performance degradation due to digital activity, a fast discontinuous clock of at least 25 mhz is recommended to ensure that all the bits are read during the first half of the conversion phase. microprocessor interfacing the AD7663 is ideally suited for traditional dc measurement applications supporting a microprocessor, and ac signal process- ing applications interfacing to a digital signal processor. the AD7663 is designed to interface either with a parallel 8-bit or 16-bit wide interface or with a general purpose serial port or i/o ports on a microcontroller. a variety of external buffers can be used with the AD7663 to prevent digital noise from coupling into the adc. the following sections illustrate the use of the AD7663 with an spi equipped microcontroller, the adsp-21065l and adsp-218x signal processors. spi interface (mc68hc11) figure 22 shows an interface diagram between the AD7663 and an spi-equipped microcontroller like the mc68hc11. to accom- modate the slower speed of the microcontroller, the AD7663 acts as a slave device and data must be read after conversion. this mode also allows the ?aisy chain?feature. the convert command could be initiated in response to an internal timer interrupt. the reading of output data, one byte at a time, if necessary, could be initiated in response to the end-of-conversion signal (busy going low) using an interrupt line of the microcontroller. the serial peripheral interface (spi) on the mc68hc11 is configured for master mode (mstr) = 1, clock polarity bit (cpol) = 0, clock phase bit (cpha) = 1, and spi interrupt enable (spie) = 1 by writing to the spi control register (spcr). the irq is configured f or edge-sensitive-only operation (irqe = 1 in option register). irq mc68hc11 * cnvst AD7663 * busy cs miso/sdi sck i/o port sdout sclk invsclk ext/ int dvdd * additional pins omitted for clarity ser/ par rd figure 22. interfacing the AD7663 to spi interface adsp-21065l in master serial interface as shown in figure 23, the AD7663 can be interfaced to the adsp-21065l using the serial interface in master mode without any glue logic required. this mode combines the advantages of reduc- i ng the wire connections and being able to read the data during or after conversion at maximum speed transfer (divsclk[0:1] both low. the AD7663 is configured for the internal clock mode (ext/int low) and acts, therefore, as the master device. the convert com- mand can be generated by an external low jitter oscillator or, as shown, by a flag output of the adsp-21065l, or by a frame output tfs of one serial port of the adsp-21065l which can be used like a timer. the serial port on the adsp-21065l is config- ured for external clock (irfs = 0), rising edge active (ckre = 1), external late framed sync signals (irfs = 0, lafs = 1, rfsr = 1), and active high (lrfs = 0). the serial port of the adsp-21065l is configured by writing to its receive control register (srctl) ?ee adsp-2106x sharc user? manual. because the serial
rev. a AD7663 C21C port within the adsp-21065l will be seeing a discontinuous clock, an initial word reading has to be done after the adsp-21065l has been reset to ensure that the serial port is properly synchro- nized to this clock during each following data read operation. rfs adsp-21065l * sharc cnvst AD7663 * cs sync rd dr rclk flag or tfs sdout sclk invsync invsclk ext/ int rdc/sdin ser/ par dvdd * additional pins omitted for clarity figure 23. interfacing to the adsp-21065l using the serial master mode application hints layout the AD7663 has very good immunity to noise on the power supplies as can be seen in figure 9. however, care should still be taken with regard to grounding layout. the printed circuit board that houses the AD7663 should be designed so the analog and digital sections are separated and confined to certain areas of the board. this facilitates the use of ground planes that can be easily separated. digital and analog ground planes should be joined in only one place, preferably underneath the AD7663 or at least as close as possible to the AD7663. if the AD7663 is in a system where multiple devices require analog-to-digital ground connections, the connection should still be made at one point only, a star ground point, which should be established as close as possible to the AD7663. it is recommended to avoid running digital lines under the device as these will couple noise onto the die. the analog ground plane should be allowed to run under the AD7663 to avoid noise coupling. fast switching signals like cnvst or clocks should be shielded with digital ground to avoid radiating noise to other sections of the board, and should never run near a nalog signal paths. crossover of digital and analog signals should be avoided. traces on different but close layers of the board should run at right angles to each other. this will reduce the effect of feedthrough through the board. the power supply lines to the AD7663 should use as large a trace as possible to provide low impedance paths and reduce the effect of glitches on the power supply lines. good decoupling is also important to lower the supplies impedance presented to the AD7663 and reduce the magnitude of the supply spikes. decoupling ceramic capacitors, typically 100 nf, should be placed on each power supplies pins avdd, dvdd, and ovdd close to, and ideally right up against, these pins and their corresponding ground pins. additionally, low esr 10 f capacitors should be located in the vicinity of the adc to further reduce low fre- quency ripple. the dvdd supply of the AD7663 can be either a separate supply or come from the analog supply, avdd, or from the digital interface supply, ovdd. when the system digital supply is noisy, or fast switching digital signals are present, it is recom- mended, if no separate supply available, to connect the dvdd digital supply to the analog supply, avdd, through an rc filter as shown in figure 5, and connect the system supply to the interface digital supply ovdd and the remaining digital cir- cuitry. when dvdd is powered from the system supply, it is useful to insert a bead to further reduce high-frequency spikes. the AD7663 has five different ground pins: ingnd, refgnd, agnd, dgnd, and ognd. ingnd is used to sense the analog input signal. refgnd senses the reference voltage and should be a low impedance return to the reference because it carries pulsed currents. agnd is the ground to which most internal adc analog signals are referenced. this ground must be connected with the least resistance to the analog ground plane. dgnd must be tied to the analog or digital ground plane depending on the configuration. ognd is connected to the digital system ground. the layout of the decoupling of the reference voltage is important. the decoupling capacitor should be close to the adc and connected with short and large traces to minimize parasitic inductances. evaluating the AD7663 performance a recommended layout for the AD7663 is outlined in the evalu- at ion board for the AD7663. the evaluation board package includes a fully assembled and tested evaluation board, docu- mentation, and software for controlling the board from a pc via the eval-control board.
rev. a AD7663 C22C 48-lead quad flatpack (lqfp) (st-48) top view (pins down) 1 12 13 25 24 36 37 48 0.019 (0.5) bsc 0.276 (7.00) bsc sq 0.011 (0.27) 0.006 (0.17) 0.354 (9.00) bsc sq 0.063 (1.60) max 0.030 (0.75) 0.018 (0.45) 0.008 (0.2) 0.004 (0.09) 0  min coplanarity 0.003 (0.08) seating plane 0.006 (0.15) 0.002 (0.05) 7  0  0.057 (1.45) 0.053 (1.35) 48-lead frame chip scale (lfcsp) (cp-48) pin 1 indicator top view 0.266 (6.75) bsc sq 0.276 (7.0) bsc sq 1 48 1 2 13 37 36 24 25 bottom view 0.215 (5.45) 0.209 (5.30) sq 0.203 (5.15) 0.024 (0.60) 0.017 (0.42) 0.009 (0.24) 0.024 (0.60) 0.017 (0.42) 0.009 (0.24) 0.020 (0.50) 0.016 (0.40) 0.012 (0.30) 0.012 (0.30) 0.009 (0.23) 0.007 (0.18) 0.020 (0.50) bsc 0.031 (0.80) max 0.026 (0.65) nom 12  max 0.039 (1.00) max 0.033 (0.85) nom 0.008 (0.20) ref 0.002 (0.05) 0.0004 (0.01) 0.0 (0.0) p addle connected to agnd controlling dimensions are in millimeters outline dimensions dimensions shown in inches and (mm).
C23C revision history location page data sheet changed from rev. 0 to rev. a. edits to features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 edits to general description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 chart added to product highlights . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 edits to specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 edits to table i . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 edits to absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 edits to ordering guide . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 edits to pin function description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 addition of tpc 15 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 edits to circuit information section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 edits to table iii . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 edits to voltage reference input and power supply sections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 edits to adsp-21065l in master serial interface section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 new package outline added . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
C24C c01845C0C5/02(a) printed in u.s.a.


▲Up To Search▲   

 
Price & Availability of AD7663

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X