|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
the information in this document is subject to change without notice. before using this document, please confirm that this is the latest version. not all products and/or types are available in every country. please check with an nec electronics sales representative for availability and additional information. mos integrated circuit pd23c16340, 23c16380 16m-bit mask-programmable rom 2m-word by 8-bit (byte mode) / 1m-word by 16-bit (word mode) page access mode document no. m15709ej2v0ds00 (2nd edition) date published february 2003 ns cp(k) printed in japan data sheet the mark shows major revised points. 2001 description the pd23c16340 and pd23c16380 are 16,777,216 bits mask-programmable rom. the word organization is selectable (byte mode : 2,097,152 words by 8 bits, word mode : 1,048,576 words by 16 bits). the active levels of oe (output enable input) can be selected with mask-option. the pd23c16340 and pd23c16380 are packed in 48-pin plastic tsop(i) and 48-pin tape fbga. features ? pin compatible with nor flash memory ? word organization 2,097,152 words by 8 bits (byte mode) 1,048,576 words by 16 bits (word mode) ? page access mode byte mode : 8 byte random page access ( pd23c16340) 16 byte random page access ( pd23c16380) word mode : 4 word random page access ( pd23c16340) 8 word random page access ( pd23c16380) ? operating supply voltage : v cc = 2.7 v to 3.6 v operating supply access time / power supply current (active mode) standby current voltage page access time ma (max.) (cmos level input) v cc ns (max.) pd23c16340 pd23c16380 a (max.) 3.0 v 0.3 v 90 / 25 40 55 30 3.3 v 0.3 v 85 / 25
2 pd23c16340, 23c16380 data sheet m15709ej2v0ds ordering information part number package pd23c16340gz-xxx-mjh 48-pin plastic tsop(i) (12 x 20) (normal bent) pd23c16340f9- xxx-bc3 48-pin tape fbga (8 x 6) pd23c16380gz-xxx-mjh 48-pin plastic tsop(i) (12 x 20) (normal bent) pd23c16380f9- xxx-bc3 48-pin tape fbga (8 x 6) (xxx : rom c ode suffix no.) 3 pd23c16340, 23c16380 data sheet m15709ej2v0ds pin configurations /xxx indicates active low signal. 48-pin plastic tsop(i) (12 x 20) (normal bent) [ pd23c16340gz-xxx-mjh ] [ pd23c16380gz-xxx-mjh ] marking side a15 a14 a13 a12 a11 a10 a9 a8 a19 nc nc nc nc nc nc a18 a17 a7 a6 a5 a4 a3 a2 a1 a16 word, /byte gnd o15, a ? 1 o7 o14 o6 o13 o5 o12 o4 v cc o11 o3 o10 o2 o9 o1 o8 o0 /oe or oe or dc gnd /ce a0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 a0 to a19 : address inputs o0 to o7, o8 to o14 : data outputs o15, a?1 : data output 15 (word mode), lsb address input (byte mode) word, /byte : mode select /ce : chip enable /oe or oe : output enable v cc : supply voltage gnd : ground nc note : no connection dc : don?t care note some signals can be applied because this pin is not connected to the inside of the chip. remark refer to package drawings for the 1-pin index mark. 4 pd23c16340, 23c16380 data sheet m15709ej2v0ds 48-pin tape fbga (8 x 6) [ pd23c16340f9-xxx-bc3 ] [ pd23c16380f9-xxx-bc3 ] 6 5 4 3 2 1 a b c d e f g h h g f e d c b a top view bottom view abcdefgh hgfedcba 6 a13 a12 a14 a15 a16 word, o15, gnd 6 gnd o15, word, a16 a15 a14 a12 a13 /byte a?1 a?1 /byte 5 a9 a8 a10 a11 o7 o14 o13 o6 5 o6 o13 o14 o7 a11 a10 a8 a9 4ncncnca19o5o12v cc o4 4 o4 v cc o12 o5 a19 nc nc nc 3 nc nc a18 nc o2 o10 o11 o3 3 o3 o11 o10 o2 nc a18 nc nc 2 a7 a17 a6 a5 o0 o8 o9 o1 2 o1 o9 o8 o0 a5 a6 a17 a7 1 a3 a4 a2 a1 a0 /ce /oe or gnd 1 gnd /oe or /ce a0 a1 a2 a4 a3 oe oe a0 to a19 : address inputs o0 to o7, o8 to o14 : data outputs o15, a?1 : data output 15 (word mode), lsb address input (byte mode) word, /byte : mode select /ce : chip enable /oe or oe : output enable v cc : supply voltage gnd : ground nc note : no connection dc : don?t care note some signals can be applied because this pin is not connected to the inside of the chip. remark refer to package drawings for the index mark. 5 pd23c16340, 23c16380 data sheet m15709ej2v0ds input / output pin functions pin name input / output function word, /byte input the pin for switching word mode and byte mode. high level : word mode (1m-word by 16-bit) low level : byte mode (2m-word by 8-bit) a0 to a19 (address inputs) input address input pins. a0 to a19 are used differently in the word mode and the byte mode. word mode (1m-word by 16-bit) a0 to a19 are used as 20 bits address signals. byte mode (2m-word by 8-bit) a0 to a19 are used as the upper 20 bits of total 21 bits of address signal. (the least significant bit (a ? 1) is combined to o15.) o0 to o7, o8 to o14 (data outputs) output data output pins. o0 to o7, o8 to o14 are used differently in the word mode and the byte mode. word mode (1m-word by 16-bit) the lower 15 bits of 16 bits data outputs to o0 to o14. (the most significant bit (o15) combined to a ? 1.) byte mode (2m-word by 8-bit) 8 bits data outputs to o0 to o7 and also o8 to o14 are high impedance. o15, a ? 1 (data output 15, lsb address input) output, input o15, a ? 1 are used differently in the word mode and the byte mode. word mode (1m-word by 16-bit) the most significant output data bus (o15). byte mode (2m-word by 8-bit) the least significant address bus (a ? 1). /ce (chip enable) input chip activating signal. when the oe is active, output states are following. high level : high-z low level : data out /oe or oe or dc (output enable, don't care) input output enable signal. the active level of oe is mask option. the active level of oe can be selected from high active, low active and don?t care at order. v cc ? supply voltage gnd ? ground nc ? not internally connected. (the signal can be connected.) 6 pd23c16340, 23c16380 data sheet m15709ej2v0ds block diagram a0 a1 a2 a3 a4 a5 a6 a7 a8 a9 a10 a11 a12 a13 a14 a15 a16 a17 a18 o15, a 1 word, /byte /oe or oe or dc /ce output buffer y-selector memory cell matrix 1,048,576 words by 16 bits / 2,097,152 words by 8 bits address input buffer x-decoder logic/input input buffer y-decoder a19 o14 o13 o12 o11 o10 o9 o8 o0 o1 o2 o3 o4 o5 o6 o7 7 pd23c16340, 23c16380 data sheet m15709ej2v0ds mask option the active levels of output enable pin (/oe or oe or dc) are mask programmable and optional, and can be selected from among " 0 " " 1 " " x " shown in the table below. option /oe or oe or dc oe active level 0/oe l 1oe h x dc don?t care operation modes for each option are shown in the tables below. operation mode (option : 0) /ce /oe mode output state l l active data out h high-z h h or l standby high-z operation mode (option : 1) /ce oe mode output state l l active high-z h data out h h or l standby high-z operation mode (option : x) /ce dc mode output state l h or l active data out h h or l standby high-z remark l : low level input h : high level input 8 pd23c16340, 23c16380 data sheet m15709ej2v0ds electrical specifications absolute maximum ratings parameter symbol condition rating unit supply voltage v cc ?0.3 to +4.6 v input voltage v i ?0.3 to v cc +0.3 v output voltage v o ?0.3 to v cc +0.3 v operating ambient temperature t a ?10 to +70 c storage temperature t stg ?65 to +150 c caution exposing the device to stress above those listed in absolute maximum ratings could cause permanent damage. the device is not meant to be operated under conditions outside the limits described in the operational section of this specification. exposure to absolute maximum rating conditions for extended periods may affect device reliability. capacitance (t a = 25 c) parameter symbol test condition min. typ. max. unit input capacitance c i f = 1 mhz 10 pf output capacitance c o 12 pf dc characteristics (t a = ?10 to +70 c, v cc = 2.7 to 3.6 v) parameter symbol test conditions min. typ. max. unit high level input voltage v ih 2.0 v cc + 0.3 v low level input voltage v il v cc = 3.0 v 0.3 v ?0.3 +0.5 v v cc = 3.3 v 0.3 v ?0.5 +0.8 high level output voltage v oh i oh = ?100 a2.4v low level output voltage v ol i ol = 2.1 ma 0.4 v input leakage current i li v i = 0 v to v cc ?10 +10 a output leakage current i lo v o = 0 v to v cc , chip deselected ?10 +10 a power supply current i cc1 /ce = v il (active mode), pd23c16340 40 ma i o = 0 ma pd23c16380 55 standby current i cc3 /ce = v cc ? 0 . 2 v (standby mode) 30 a 9 pd23c16340, 23c16380 data sheet m15709ej2v0ds ac characteristics (t a = ?10 to +70 c, v cc = 2.7 to 3.6 v) parameter symbol test condition v cc = 3.0 v 0.3 v v cc = 3.3 v 0.3 v unit min. typ. max. min. typ. max. address access time t acc 90 85 ns page access time t pac 25 25 ns address skew time t skew note 10 10 ns chip enable access time t ce 90 85 ns output enable access time t oe 25 25 ns output hold time t oh 00ns output disable time t df 0 25 0 25 ns word, /byte access time t wb 90 85 ns note t skew indicates the following three types of time depending on the condition. 1) when switching /ce from high level to low level, t skew is the time from the /ce low level input point until the next address is determined. 2) when switching /ce from low level to high level, t skew is the time from the address change start point to the /ce high level input point. 3) when /ce is fixed to low level, t skew is the time from the address change start point until the next address is determined. since specs are defined for t skew only when /ce is active, t skew is not subject to limitations when /ce is switched from high level to low level following address determination, or when the address is changed after /ce is switched from low level to high level. remark t df is the time from inactivation of chip enable input (/ce) or output enable input (/oe or oe) to high impedance state output. ac test conditions input waveform (rise / fall time 5 ns) test points 1.4 v 1.4 v output waveform test points 1.4 v 1.4 v output load 1ttl + 100 pf 10 pd23c16340, 23c16380 data sheet m15709ej2v0ds cautions on power application to ensure normal operation, always apply power using /ce following the procedure shown below. 1) input a high level to /ce during and after power application. 2) hold the high level input to /ce for 200 ns or longer (wait time). 3) start normal operation after the wait time has elapsed. power application timing chart 1 (when /ce is made high at power application) wait time 200 ns or longer normal operation /ce (input) v cc power application timing chart 2 (when /ce is made high after power application) wait time 200 ns or longer normal operation /ce (input) v cc caution other signals can be either high or low during the wait time. 11 pd23c16340, 23c16380 data sheet m15709ej2v0ds read cycle timing chart 1 t acc t oh t ce t oe t skew t skew t skew t oh t oh t df note2 t df note2 t acc t acc data out data out data out (input) (input) (input) (input) a0 to a19, a ? notes 1. during word mode, a?1 is o15. 2. t df is the time from inactivation of chip enable input (/ce) or output enable input (/oe or oe) to high impedance state output. 3. during byte mode, o8 to o14 are high impedance and o15 is a?1. 12 pd23c16340, 23c16380 data sheet m15709ej2v0ds read cycle timing chart 2 (page access mode) (input) /ce (input) /oe or oe (input) t acc data out t ce t oe t pac note 5 t pac note 5 o0 to o7, o8 to o15 note 4 (input) (output) data out data out high-z high-z t oh t oh t oh t df note 3 a2 to a19 a3 to a19 upper address note 1 a?1 note 2 , a0, a1 a?1 note 2 , a0, a1, a2 page address note 1 notes 1. the address differs depending on the product as follows. part number upper address page address pd23c16340 a2 to a19 a?1, a0, a1 pd23c16380 a3 to a19 a?1, a0, a1, a2 2. during word mode, a?1 is o15. 3. t df is the time from inactivation of chip enable input (/ce) or output enable input (/oe or oe) to high impedance state output. 4. during byte mode, o8 to o14 are high impedance and o15 is a?1. 5. the definition of page access time is as follows. [ pd23c16340 ] page access time upper address (a2 to a19) /ce input condition /oe or oe input condition inputs condition t pac before t acc ? t pac before t ce ? t pac before stabilizing of page address (a?1, a0, a1) [ pd23c16380 ] page access time upper address (a3 to a19) /ce input condition /oe or oe input condition inputs condition t pac before t acc ? t pac before t ce ? t pac before stabilizing of page address (a?1, a0, a1, a2) 13 pd23c16340, 23c16380 data sheet m15709ej2v0ds word, /byte switch timing chart data out a?1 (input) word, /byte (input) data out data out o0 to o7 (output) o8 to o15 (output) t oh t acc t oh t wb data out data out t df high-z high-z high-z remark chip enable (/ce) and output enable (/oe or oe) : active. 14 pd23c16340, 23c16380 data sheet m15709ej2v0ds package drawings notes each lead centerline is located within 0.10 mm of its true position (t.p.) at maximum material condition. 48-pin plastic tsop ( i ) (12x20) item millimeters a b c e i 12.0 0.1 0.5 (t.p.) 0.1 0.05 0.45 max. k 1.2 max. 18.4 0.1 0.145 0.05 f 0.10 m d 0.22 0.05 1) "a" excludes mold flash. (includes mold flash : 12.4 mm max.) 2) c r s d k m m l 1.0 0.05 g l 0.5 0.10 n p 20.0 0.2 q3 + 5 ? 3 0.25 r s48gz-50-mjh-1 s 0.60 0.15 j 0.8 0.2 s q n b e g f j detail of lead end 1 24 48 25 s a i p 15 pd23c16340, 23c16380 data sheet m15709ej2v0ds item millimeters d e w e a a1 a2 b x y y1 zd ze 6.0 0.1 8.0 0.1 0.80 0.08 0.1 0.2 1.00 1.20 0.2 0.27 0.05 0.97 0.10 0.45 0.05 0.70 s wb y1 s s wa a zd ze a1 a2 s y e s x bab m ? p48f9-80-bc3 48-pin tape fbga(8x6) e d index mark index mark b s a 6 5 4 3 2 1 a b c d e f g h 16 pd23c16340, 23c16380 data sheet m15709ej2v0ds recommended soldering conditions please consult with our sales offices for soldering conditions of the pd23c16340 and pd23c16380. types of surface mount device pd23c16340gz-mjh : 48-pin plastic tsop(i) (12 x 20) (normal bent) pd23c16340f9-bc3 : 48-pin tape fbga (8 x 6) pd23c16380gz-mjh : 48-pin plastic tsop(i) (12 x 20) (normal bent) pd23c16380f9-bc3 : 48-pin tape fbga (8 x 6) 17 pd23c16340, 23c16380 data sheet m15709ej2v0ds revision history edition/ page type of location description date this previous revision (previous edition this edition) edition edition 2nd edition/ throughout throughout modification preliminary data sheet data sheet feb. 2003 p.9 p.9 addition ac characteristics address skew time (t skew ) note p.10 ? addition cautions on power application p.11 p.10 modification read cycle timing chart 1 p.15 p.14 modification package drawings preliminary version standard version 18 pd23c16340, 23c16380 data sheet m15709ej2v0ds [memo] 19 pd23c16340, 23c16380 data sheet m15709ej2v0ds notes for cmos devices 1 precaution against esd for semiconductors note: strong electric field, when exposed to a mos device, can cause destruction of the gate oxide and ultimately degrade the device operation. steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. environmental control must be adequate. when it is dry, humidifier should be used. it is recommended to avoid using insulators that easily build static electricity. semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. all test and measurement tools including work bench and floor should be grounded. the operator should be grounded using wrist strap. semiconductor devices must not be touched with bare hands. similar precautions need to be taken for pw boards with semiconductor devices on it. 2 note: 3 status before initialization of mos devices handling of the applied waveform of input pins and the unused input pins for cmos note: power-on does not necessarily define initial status of mos device. production process of mos does not define the initial operation status of the device. immediately after the power source is turned on, the devices with reset function have not yet been initialized. hence, power-on does not guarantee out-pin levels, i/o settings or contents of registers. device is not initialized until the reset signal is received. reset operation must be executed immediately after power-on for devices having reset function. input levels of cmos devices must be fixed. cmos devices behave differently than bipolar or nmos devices. if the input of a cmos device stays in an area that is between v il (max.) and v ih (min.) due to the effects of noise or some other irregularity, malfunction may result. therefore, not only the input waveform is fixed, but also the waveform changes, it is important to use the cmos device under ac test conditions. for unused input pins in particular, cmos devices should not be operated in a state where nothing is connected, so input levels of cmos devices must be fixed to high or low by using pull-up or pull-down circuitry. each unused pin should be connected to v dd or gnd with a resistor, if it is considered to have a possibility of being an output pin. all handling related to the unused pins must be judged device by device and related specifications governing the devices. pd23c16340, 23c16380 these commodities, technology or software, must be exported in accordance with the export administration regulations of the exporting country. diversion contrary to the law of that country is prohibited. the information in this document is current as of february, 2003. the information is subject to change without notice. for actual design-in, refer to the latest publications of nec electronics data sheets or data books, etc., for the most up-to-date specifications of nec electronics products. not all products and/or types are available in every country. please check with an nec electronics sales representative for availability and additional information. no part of this document may be copied or reproduced in any form or by any means without the prior written consent of nec electronics. nec electronics assumes no responsibility for any errors that may appear in this document. nec electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of nec electronics products listed in this document or any other liability arising from the use of such products. no license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of nec electronics or others. descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. the incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. nec electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. while nec electronics endeavors to enhance the quality, reliability and safety of nec electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. to minimize risks of damage to property or injury (including death) to persons arising from defects in nec electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features. nec electronics products are classified into the following three quality grades: "standard", "special" and "specific". the "specific" quality grade applies only to nec electronics products developed based on a customer- designated "quality assurance program" for a specific application. the recommended applications of an nec electronics product depend on its quality grade, as indicated below. customers must check the quality grade of each nec electronics product before using it in a particular application. "standard": computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots. "special": transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support). "specific": aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc. the quality grade of nec electronics products is "standard" unless otherwise expressly specified in nec electronics data sheets or data books, etc. if customers wish to use nec electronics products in applications not intended by nec electronics, they must contact an nec electronics sales representative in advance to determine nec electronics' willingness to support a given application. (note) (1) "nec electronics" as used in this statement means nec electronics corporation and also includes its majority-owned subsidiaries. (2) "nec electronics products" means any product developed or manufactured by or for nec electronics (as defined above). ? ? ? ? ? ? m8e 02. 11-1 |
Price & Availability of UPD23C16340GZ-MJH |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |