Part Number Hot Search : 
MUR420 BUL146F HD74ALVC M5677 P31002 AK8122E 02CR1 74LVC0
Product Description
Full Text Search
 

To Download 82G35 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  document number: 317607-001 intel ? g35 express chipset datasheet ? for the 82G35 graphics and memory controller hub (gmch) august 2007
2 datasheet information in this document is provided in connection with intel ? products. no license, express or implied, by estoppel or otherwise, to any intellectual pr operty rights is granted by this document. except as provided in intel?s terms and conditions of sale for such products, intel assumes no liability whatsoever, and intel disclaims any express or implied warranty, relati ng to sale and/or use of intel products including liability or warranties relating to fitness for a particular pu rpose, merchantability, or infringement of any patent, copyright or other intelle ctual property right. intel products are not intended for use in medical, life saving, or life sustaining applications. intel may make changes to specifications and product descriptions at any time, without notice. designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." int el reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising fro m future changes to them. the intel 82G35 gmch may contain design de fects or errors known as errata, which may cause the product to deviate from published specifications. current characterized errata are available on request. contact your local intel sales office or your distributor to obtain the latest specifications and before placing your product o rder. hyper-threading technology requires a computer system with an intel? pentium? 4 processor supporting hyper-threading technology and an ht technology enabled chipset, bios and operating system. performance will vary depending on the specific hardware and software you use. see http://www.intel.com/info/hyp erthreading/ for more information including details on which processors support ht technology. i 2 c is a two-wire communications bus/protocol developed by philips. smbus is a subset of the i 2 c bus/protocol and was developed by intel. implementations of the i 2 c bus/protocol may require licenses from various entities, including philips electronics n.v. and north american philips corporation. intel, pentium, intel core, intel inside, and the intel logo are trademarks of intel corporation in the u.s. and other countrie s. *other names and brands may be claimed as the property of others. copyright ? 2007, intel corporation
datasheet 3 contents 1 introduc tion ................................................................................................... 18 1.1 terminology ........................................................................................ 20 1.2 reference do cuments ........................................................................... 22 1.3 gmch overview ................................................................................... 23 1.3.1 host inte rface......................................................................... 23 1.3.2 system memory interf ace......................................................... 24 1.3.3 direct media in terface (dmi)..................................................... 25 1.3.4 pci express* interf ace............................................................. 25 1.3.5 graphics fe atures ................................................................... 26 1.3.6 sdvo and analog display fe atures ............................................ 26 1.3.7 gmch cl ocking ....................................................................... 27 1.3.8 power management ................................................................. 28 1.3.9 thermal sensor ...................................................................... 28 2 signal description ........................................................................................... 30 2.1 host interfac e signals ........................................................................... 31 2.2 ddr2 dram channe l a interface ............................................................ 34 2.3 ddr2 dram channe l b interface ............................................................ 35 2.4 ddr2 dram reference and compen sation ............................................... 36 2.5 pci express* inte rface signals ............................................................... 36 2.6 analog display signals .......................................................................... 36 2.7 clocks, reset, an d miscellaneous ............................................................ 37 2.8 direct media in terface (dmi).................................................................. 38 2.9 controller li nk (cl) .............................................................................. 39 2.10 intel ? serial dvo (sdv o) inte rface ........................................................ 39 2.10.1 sdvo/pci express* signal mapping ........................................... 41 2.11 power, ground ..................................................................................... 42 3 system address map ....................................................................................... 44 3.1 legacy addr ess ra nge .......................................................................... 46 3.1.1 dos range (0 h ? 9_ ffffh) ....................................................... 48 3.1.2 legacy video area (a_0000h?b _ffffh ) ...................................... 48 3.1.3 expansion area (c_0000h?d_ ffffh).......................................... 48 3.1.4 extended system bios area (e_0000h -e_ffffh )......................... 49 3.1.5 system bios area (f_0000h ? f_ffffh ) .................................... 49 3.1.6 pam memory area details......................................................... 50 3.1.7 legacy interru pt routing .......................................................... 50 3.2 main memory address range (1mb ? tolud) ........................................... 50 3.2.1 isa hole (15mb-16mb) ............................................................ 51 3.2.2 tseg..................................................................................... 51 3.2.3 pre-allocate d memory .............................................................. 52 3.3 pci memory address ra nge (tolud ? 4gb) ............................................. 52 3.3.1 apic configuration sp ace (fec0_0000h?f ecf_ffffh ) .................. 54 3.3.2 hseg (feda_0000h ?fedb_ ffffh)............................................. 54 3.3.3 fsb interrupt memory space (fee0_0000?f eef_ffffh ) ............... 54
4 datasheet 3.3.4 high bios area....................................................................... 54 3.4 main memory address sp ace (4 gb to touud) ......................................... 55 3.4.1 memory re-claim backgr ound ................................................... 56 3.4.2 memory reclaiming ................................................................. 56 3.5 pci express* configur ation addre ss space............................................... 56 3.6 pci express* graphi cs attach (peg)........................................................ 57 3.7 graphics memory address ranges........................................................... 58 3.8 system manageme nt mode (smm) .......................................................... 58 3.8.1 smm space definition .............................................................. 59 3.8.2 smm space re strictions............................................................ 59 3.8.3 smm space co mbinations ......................................................... 60 3.8.4 smm control co mbinations ....................................................... 60 3.8.5 smm space decode and transaction handling.............................. 61 3.8.6 processor wb transaction to an enabled smm address space ........ 61 3.8.7 smm access thro ugh gtt tlb ................................................... 61 3.9 memory sh adowing .............................................................................. 62 3.10 i/o addre ss space................................................................................ 62 3.10.1 pci express* i/o address mapping ............................................ 63 3.11 mch decode rules and cro ss-bridge addr ess mapping............................... 63 3.11.1 legacy vga and i/o ra nge decode rules ................................... 64 4 gmch register description ............................................................................... 66 4.1 register te rminology ............................................................................ 67 4.2 configuration proce ss and regi sters ........................................................ 68 4.2.1 platform configur ation stru cture ............................................... 68 4.3 configuration mechanisms ..................................................................... 69 4.3.1 standard pci config uration me chanism ...................................... 69 4.3.2 pci express* enhanced co nfiguration mechanism ........................ 70 4.4 routing configur ation a ccesses .............................................................. 71 4.4.1 internal device conf iguration accesses....................................... 72 4.4.2 bridge related conf iguration accesse s........................................ 73 4.5 i/o mapped re gisters ........................................................................... 74 4.5.1 config_address?configurat ion address register ..................... 74 4.5.2 config_data?configurati on data register ............................... 76 5 dram controller re gisters (d 0:f0).................................................................... 78 5.1 dram controlle r (d0:f0)....................................................................... 78 5.1.1 vid?vendor id entification........................................................ 80 5.1.2 did?device id entification ........................................................ 80 5.1.3 pcicmd?pci command ........................................................... 81 5.1.4 pcists?pci status ................................................................. 82 5.1.5 rid?revision id entification ...................................................... 83 5.1.6 cc?class code....................................................................... 84 5.1.7 mlt?master la tency timer ...................................................... 84 5.1.8 hdr?header type .................................................................. 85 5.1.9 svid?subsystem vendor identification...................................... 85 5.1.10 sid?subsystem id entification .................................................. 85 5.1.11 capptr?capabilities pointer .................................................... 86 5.1.12 pxpepbar?pci express* eg ress port base address ..................... 86 5.1.13 mchbar?gmch memory mappe d register range base ................ 87 5.1.14 ggc?gmch graphi cs cont rol ................................................... 88 5.1.15 deven?device enable............................................................. 89 5.1.16 pciexbar?pci express* regi ster range base address ................ 90
datasheet 5 5.1.17 dmibar?root complex regist er range base address .................. 92 5.1.18 pam0?programmable attribute map 0........................................ 93 5.1.19 pam1?programmable attribute map 1........................................ 95 5.1.20 pam2?programmable attribute map 2........................................ 96 5.1.21 pam3?programmable attribute map 3........................................ 97 5.1.22 pam4?programmable attribute map 4........................................ 98 5.1.23 pam5?programmable attribute map 5........................................ 99 5.1.24 pam6?programmable attribute map 6...................................... 100 5.1.25 lac?legacy a ccess cont rol.................................................... 101 5.1.26 remapbase?remap base address register.............................. 102 5.1.27 remaplimit?remap limi t address register ............................. 102 5.1.28 smram?system manage ment ram control .............................. 103 5.1.29 esmramc?extended system management ram control ............. 104 5.1.30 tom?top of memory............................................................. 105 5.1.31 touud?top of uppe r usable dram ......................................... 106 5.1.32 gbsm?graphics base of stolen memory................................... 107 5.1.33 tsegmb?tseg me mory base ................................................. 107 5.1.34 tolud?top of low usable dram ............................................ 108 5.1.35 errsts?erro r status ............................................................ 109 5.1.36 errcmd?erro r comma nd ...................................................... 110 5.1.37 smicmd?smi command........................................................ 111 5.1.38 skpd?scratch pad data ......................................................... 111 5.1.39 capid0?capability identifier .................................................. 112 5.2 mchbar ........................................................................................... 113 5.2.1 chdecmisc?channel de code miscellaneous............................. 116 5.2.2 c0drb0?channel 0 dram ra nk boundary address 0 ................. 117 5.2.3 c0drb1?channel 0 dram ra nk boundary address 1 ................. 118 5.2.4 c0drb2?channel 0 dram ra nk boundary address 2 ................. 119 5.2.5 c0drb3?channel 0 dram ra nk boundary address 3 ................. 119 5.2.6 c0dra01?channel 0 dram rank 0,1 attribute ......................... 120 5.2.7 c0dra23?channel 0 dram rank 2,3 attribute ......................... 121 5.2.8 c0cyctrkpchg?channe l 0 cyctrk pchg............................... 121 5.2.9 c0cyctrkact?channe l 0 cyctrk act ................................... 122 5.2.10 c0cyctrkwr?channe l 0 cyctrk wr ..................................... 123 5.2.11 c0cyctrkrd?channel 0 cyctrk read................................... 124 5.2.12 c0cyctrkrefr?channe l 0 cyctrk refr ................................ 124 5.2.13 c0ckectrl?channel 0 cke control ........................................ 125 5.2.14 c0refrctrl?channel 0 dr am refresh control......................... 126 5.2.15 c0odtctrl?channel 0 odt control ....................................... 128 5.2.16 c1drb0?channel 1 dram ra nk boundary address 0 ................. 129 5.2.17 c1drb1?channel 1 dram ra nk boundary address 1 ................. 129 5.2.18 c1drb2?channel 1 dram ra nk boundary address 2 ................. 130 5.2.19 c1drb3?channel 1 dram ra nk boundary address 3 ................. 130 5.2.20 c1dra01?channel 1 dram rank 0,1 attributes ........................ 131 5.2.21 c1dra23?channel 1 dram rank 2,3 attributes ........................ 131 5.2.22 c1cyctrkpchg?channe l 1 cyctrk pchg............................... 132 5.2.23 c1cyctrkact?channe l 1 cyctrk act ................................... 133 5.2.24 c1cyctrkwr?channe l 1 cyctrk wr ..................................... 134 5.2.25 c1cyctrkrd?channel 1 cyctrk read................................... 135 5.2.26 c1ckectrl?channel 1 cke control ........................................ 136 5.2.27 c1refrctrl?channel 1 dr am refresh control......................... 137 5.2.28 c1odtctrl?channel 1 odt control ....................................... 139 5.2.29 epc0drb0?me channel 0 dram rank boundary address 0........ 140 5.2.30 epc0drb1?me channel 0 dram rank boundary address 1 ........ 140 5.2.31 epc0drb2? me channel 0 dram rank boundary address 2........ 141
6 datasheet 5.2.32 epc0drb3? me channel 0 dram rank boundary address 3........ 141 5.2.33 epc0dra01?me channel 0 dram rank 0,1 attribute ................. 142 5.2.34 epc0dra23?me channel 0 dram rank 2,3 attribute ................. 142 5.2.35 epdcyctrkwrtpre?epd cyctrk wr t pre............................. 143 5.2.36 epdcyctrkwrtact?epd cyctrk wrt act ............................ 143 5.2.37 epdcyctrkwrtwr?epd cyctrk wrt wr .............................. 144 5.2.38 epdcyctrkwrtrd?epd cyctrk wr t read............................ 144 5.2.39 epdckeconfigreg?epd cke related configuration register ..... 145 5.2.40 mememspace?me memory space configuration ....................... 147 5.2.41 epdrefconfig?ep dram re fresh configuration....................... 148 5.2.42 tsc1?thermal sens or control 1 ............................................. 150 5.2.43 tsc2?thermal sens or control 2 ............................................. 151 5.2.44 tss?thermal se nsor st atus................................................... 152 5.2.45 tsttp?thermal sensor temperature trip point......................... 152 5.2.46 tco?thermal calib ration offset.............................................. 153 5.2.47 therm1?hardware th rottle control ........................................ 154 5.2.48 tis?thermal inte rrupt status ................................................ 154 5.2.49 tsmicmd?therma l smi command.......................................... 156 5.2.50 pmsts?power mana gement status ......................................... 157 5.3 mpbar.............................................................................................. 158 5.3.1 epesd?ep element self description ........................................ 158 5.3.2 eple1d?controller link entry 1 description.............................. 159 5.3.3 eple1a? controller link entry 1 address ................................. 159 5.3.4 eple2d? controller link entry 2 description............................. 160 5.3.5 eple2a?ep link en try 2 address ............................................ 161 6 pci express* regi sters (d 1:f0) ...................................................................... 162 6.1 pci express* configuration register deta ils (d1:f0) ............................... 165 6.1.1 vid1?vendor id entification .................................................... 165 6.1.2 did1?device id entification .................................................... 165 6.1.3 pcicmd1?pc i comma nd ....................................................... 166 6.1.4 pcists1?pc i status ............................................................. 168 6.1.5 rid1?revision id entification .................................................. 169 6.1.6 cc1?class code ................................................................... 169 6.1.7 cl1?cache line size............................................................. 170 6.1.8 hdr1?header type .............................................................. 170 6.1.9 pbusn1?primary bus number ................................................ 170 6.1.10 sbusn1?secondary bus nu mber ............................................ 171 6.1.11 subusn1?subordin ate bus number........................................ 171 6.1.12 iobase1?i/o ba se address ................................................... 172 6.1.13 iolimit1?i/o li mit address................................................... 172 6.1.14 ssts1?seconda ry status ...................................................... 173 6.1.15 mbase1?memory base address.............................................. 174 6.1.16 mlimit1?memory limit address ............................................. 175 6.1.17 pmbase1?prefetchable me mory base address .......................... 176 6.1.18 pmlimit1?prefetchable me mory limit address.......................... 177 6.1.19 pmbaseu1?prefetchable me mory base address ........................ 178 6.1.20 pmlimitu1?prefetchable memory limit address........................ 179 6.1.21 capptr1?capabilities pointer................................................. 180 6.1.22 intrline1?inte rrupt line...................................................... 180 6.1.23 intrpin1?inte rrupt pin......................................................... 180 6.1.24 bctrl1?bridge control ......................................................... 181 6.1.25 pm_capid1?power management capabilities............................ 183 6.1.26 pm_cs1?power manageme nt contro l/status ............................ 184 6.1.27 ss_capid?subsystem id and vendor id capabilities ................ 185
datasheet 7 6.1.28 ss?subsystem id and su bsystem ve ndor id ........................... 185 6.1.29 msi_capid?message signaled interrupts capability id .............. 186 6.1.30 mc?message control............................................................. 186 6.1.31 ma?message address............................................................ 187 6.1.32 md?message data ................................................................ 187 6.1.33 peg_capl?pci express*-g capability list................................ 188 6.1.34 peg_cap?pci express*-g capabilities..................................... 188 6.1.35 dcap?device capabilities ...................................................... 189 6.1.36 dctl?device control ............................................................ 190 6.1.37 dsts?device status ............................................................. 191 6.1.38 lcap?link capabilities .......................................................... 192 6.1.39 lctl?link control ................................................................ 194 6.1.40 lsts?link status ................................................................. 196 6.1.41 slotcap?slot capabilities..................................................... 197 6.1.42 slotctl?slot control ........................................................... 198 6.1.43 slotsts?slot status............................................................ 201 6.1.44 rctl?root control ............................................................... 202 6.1.45 rsts?root status ................................................................ 203 6.1.46 peglc?pci express*-g legacy control .................................... 204 6.1.47 vcech?virtual channel enha nced capability header ................. 205 6.1.48 pvccap1?port vc capability register 1 ................................... 205 6.1.49 pvccap2?port vc capability register 2 ................................... 206 6.1.50 pvcctl?port vc control........................................................ 206 6.1.51 vc0rcap?vc0 resource capability ......................................... 207 6.1.52 vc0rctl?vc0 reso urce co ntrol ............................................. 208 6.1.53 vc0rsts?vc0 reso urce st atus .............................................. 209 6.1.54 rcldech?root complex link declaration enhanced .................. 210 6.1.55 esd?element self description ................................................ 210 6.1.56 le1d?link entry 1 description ............................................... 211 6.1.57 le1a?link entry 1 address .................................................... 211 6.1.58 pegssts?pci express*-g sequence status ............................. 212 7 direct memory interf ace (dmi) re gisters.......................................................... 214 7.1 direct memory interface (dmi) configuration register details ................... 215 7.1.1 dmivcech?dmi virtual cha nnel enhanced capability ................ 215 7.1.2 dmipvccap1?dmi port vc capability register 1 ....................... 216 7.1.3 dmipvccap2?dmi port vc capability register 2 ....................... 216 7.1.4 dmipvcctl?dmi port vc control............................................ 217 7.1.5 dmivc0rcap?dmi vc0 resource capability ............................. 217 7.1.6 dmivc0rctl0?dmi vc0 resource control ............................... 218 7.1.7 dmivc0rsts?dmi vc0 resource status .................................. 219 7.1.8 dmivc1rcap?dmi vc1 resource capability ............................. 219 7.1.9 dmivc1rctl1?dmi vc1 resource control ............................... 220 7.1.10 dmivc1rsts?dmi vc1 resource status .................................. 221 7.1.11 dmilcap?dmi link capabilities .............................................. 221 7.1.12 dmilctl?dmi li nk cont rol .................................................... 222 7.1.13 dmilsts?dmi li nk status ..................................................... 223 8 integrated graphics device registers (d2:f0,f1)............................................... 224 8.1 integrated graphics regi ster details (d2:f0).......................................... 224 8.1.1 vid2?vendor id entification .................................................... 225 8.1.2 did?device id entification ...................................................... 226 8.1.3 pcicmd2?pc i comma nd ....................................................... 226 8.1.4 pcists2?pc i status ............................................................. 228 8.1.5 rid2?revision id entification .................................................. 229
8 datasheet 8.1.6 cc?class code..................................................................... 229 8.1.7 cls?cache line size............................................................. 230 8.1.8 mlt2?master la tency ti mer................................................... 230 8.1.9 hdr2?header type .............................................................. 231 8.1.10 gmadr?graphics memory range address ................................ 231 8.1.11 iobar?i/o base address....................................................... 232 8.1.12 svid2?subsystem vend or identi fication .................................. 232 8.1.13 sid2?subsystem identification .............................................. 233 8.1.14 romadr?video bios rom base address ................................. 233 8.1.15 cappoint?capabilities pointer ............................................... 234 8.1.16 intrline?inte rrupt line ....................................................... 234 8.1.17 intrpin?inte rrupt pin .......................................................... 234 8.1.18 mingnt?minim um grant ....................................................... 235 8.1.19 maxlat?maximum latency ................................................... 235 8.1.20 mcapptr?mirror of dev 0 capabilities pointer .......................... 236 8.1.21 capid0?mirror of dev0 capability identifier ............................. 236 8.1.22 mggc? mirror of dev0 gmch graphics contro l register ............. 237 8.1.23 deven?mirror of dev0 device enable ...................................... 238 8.1.24 ssrw?software scra tch read write........................................ 239 8.1.25 bsm?base of st olen memory.................................................. 239 8.1.26 hsrw?hardware scra tch read write ...................................... 240 8.1.27 msi_capid? message signaled interrupts capability id ............. 240 8.1.28 mc?message control............................................................. 241 8.1.29 ma?message address............................................................ 242 8.1.30 md?message data ................................................................ 242 8.1.31 gdrst?graphics debug reset ............................................... 243 8.1.32 pmcapid?power management capabilities id ........................... 244 8.1.33 pmcap?power management capabilities .................................. 244 8.1.34 pmcs?power manageme nt contro l/status ................................ 245 8.1.35 swsmi?softwa re smi ........................................................... 246 8.2 igd configuration regist er details (d2:f1) ............................................ 247 8.2.1 vid2?vendor id entification .................................................... 249 8.2.2 did2?device id entification .................................................... 249 8.2.3 pcicmd2?pc i comma nd ....................................................... 250 8.2.4 pcists2?pc i status ............................................................. 251 8.2.5 rid2?revision id entification .................................................. 252 8.2.6 cc?class code register ........................................................ 252 8.2.7 cls?cache line size............................................................. 253 8.2.8 mlt2?master la tency ti mer................................................... 253 8.2.9 hdr2?header type .............................................................. 254 8.2.10 mmadr?memory mapped range address ................................. 254 8.2.11 svid2?subsystem vend or identi fication .................................. 255 8.2.12 sid2?subsystem identification .............................................. 255 8.2.13 romadr?video bios rom base address ................................. 256 8.2.14 cappoint?capabilities pointer ............................................... 256 8.2.15 mingnt?minim um grant ....................................................... 257 8.2.16 maxlat?maximum latency ................................................... 257 8.2.17 mcapptr?mirror of dev 0 capabilities pointer .......................... 257 8.2.18 capid0?capability identifier .................................................. 258 8.2.19 mggc?mirror of dev 0 gmch graphics contro l register ............. 259 8.2.20 deven?device enable........................................................... 260 8.2.21 ssrw?mirror of func0 softwa re scratch re ad write.................. 261 8.2.22 bsm?mirror of func0 base of stolen memory............................ 262 8.2.23 hsrw?mirror of dev2 func0 hardware scratch read write ........ 262 8.2.24 gdrst?mirror of dev2 func0 graphi cs rese t ........................... 263
datasheet 9 8.2.25 pmcapid?mirror of fun 0 power management capabilities id...... 263 8.2.26 pmcap?mirror of fun 0 power management capabilities ............. 264 8.2.27 pmcs?power manageme nt contro l/status ................................ 265 8.2.28 swsmi?mirror of func 0 software smi ..................................... 266 9 manageability engine (me) registers (d3:f0) ................................................... 268 9.1 host embedded controller interface (heci1) configuration register deta ils (d3:f0) ...................................................................... 268 9.1.1 id?identifiers ...................................................................... 269 9.1.2 cmd?co mmand ................................................................... 269 9.1.3 sts?device status ............................................................... 271 9.1.4 rid?revisi on id................................................................... 272 9.1.5 cc?class code..................................................................... 272 9.1.6 cls?cache line size............................................................. 272 9.1.7 mlt?master la tency timer .................................................... 273 9.1.8 htype?head er type ............................................................. 273 9.1.9 heci_mbar?heci mmi o base address .................................... 274 9.1.10 ss?sub system identifiers .................................................... 274 9.1.11 cap?capabilities pointer........................................................ 275 9.1.12 intr?interrupt informat ion ................................................... 275 9.1.13 mgnt?minimum grant .......................................................... 275 9.1.14 mlat?maximum latency ....................................................... 276 9.1.15 hfs?host firm ware st atus .................................................... 276 9.1.16 pid?pci power management capability id ............................... 276 9.1.17 pc?pci power management capabilities................................... 277 9.1.18 pmcs?pci power manageme nt control and status .................... 278 9.1.19 mid?message signaled in terrupt identifiers ............................. 279 9.1.20 mc?message signaled inte rrupt message control ...................... 279 9.1.21 ma?message signaled inte rrupt message address ..................... 280 9.1.22 md?message signaled in terrupt messa ge data ......................... 280 9.1.23 hidm?heci interrupt delivery mode ....................................... 281 10 functional description ................................................................................... 282 10.1 host inte rface.................................................................................... 282 10.1.1 fsb ioq depth ..................................................................... 282 10.1.2 fsb ooq de pth .................................................................... 282 10.1.3 fsb gtl+ te rmination ........................................................... 282 10.1.4 fsb dynamic bu s invers ion .................................................... 283 10.1.5 apic cluster mode support ..................................................... 283 10.2 system memory controller................................................................... 284 10.2.1 memory organiza tion modes ................................................... 284 10.2.2 dram technologies and organization ....................................... 286 10.2.3 main memory dram address translation and decoding ............... 288 10.2.4 dram clock genera tion.......................................................... 291 10.2.5 suspend to ra m and re sume.................................................. 291 10.2.6 ddr2 on-die termination ...................................................... 291 10.3 pci express* ..................................................................................... 291 10.3.1 pci express* architecture....................................................... 291 10.3.2 intel ? serial digital video output (sdvo) ................................. 292 10.4 integrated grap hics controller ............................................................. 296 10.4.1 integrated graphics device overview ....................................... 296 10.5 display in terfaces .............................................................................. 297 10.5.1 analog display port characte ristics .......................................... 299 10.5.2 digital displa y interf ace ......................................................... 300
10 datasheet 10.5.3 multiple display configurations................................................ 303 10.6 power mana gement ............................................................................ 303 10.7 thermal sensor.................................................................................. 304 10.7.1 pci device 0, function 0 ........................................................ 304 10.7.2 mchbar thermal se nsor regi sters .......................................... 304 10.7.3 programming sequence ......................................................... 305 10.7.4 trip point temper ature prog ramming ....................................... 305 10.8 clocking............................................................................................ 307 11 electrical char acterist ics ................................................................................ 310 11.1 absolute minimum an d maximum ratings .............................................. 310 11.1.1 current cons umption ............................................................. 311 11.2 signal groups .................................................................................... 313 11.3 buffer supply and dc characteri stics .................................................... 316 11.3.1 i/o buffer suppl y voltages ..................................................... 316 11.3.2 general dc char acterist ics ..................................................... 317 11.3.3 r, g, b / crt dac displa y dc charac teristics............................ 321 12 ballout and packag e inform ation ..................................................................... 322 12.1 ballout.............................................................................................. 322 12.2 package ............................................................................................ 337 13 testability.................................................................................................... 339 13.1 xor test mode initialization ................................................................ 340 13.2 xor chain de finition .......................................................................... 342 13.3 xor chains ....................................................................................... 343 13.4 pads excluded fr om xor mo de(s)......................................................... 351
datasheet 11 figures figure 1-1. intel ? g35 express chipset system block diagram example .................. 19 figure 3-1. system a ddress ra nges................................................................... 46 figure 3-2. dos legacy address range.............................................................. 47 figure 3-3. main memory address range ............................................................ 51 figure 3-4. pci memory address range.............................................................. 53 figure 4-1. conceptual g platform pci configurat ion diagram ............................... 68 figure 4-2. memory map to pci express* device configuration space..................... 70 figure 4-3. gmch configuratio n cycle flow chart ................................................ 72 figure 9-1. system memory styles .................................................................. 285 figure 9-2. sdvo conceptu al block diagram..................................................... 293 figure 9-3. concurrent sdvo / pci expre ss* non-reversed configurations............ 295 figure 9-4. concurrent sdvo / pci expr ess* reversed configurations .................. 295 figure 9-5. intel ? g35 express chipset sy stem clock diagram ............................ 308 figure 11-1. gmch ballout diagram (t op view left ? column s 43?30) ................. 323 figure 11-2. gmch ballout diagram (t op view middl e? column s 29?15) ............... 324 figure 11-3. gmch ballout diagram (t op view right ? column s 14?0) ................. 325 figure 11-4. gmch pack age drawing ............................................................... 338 figure 12-1. xor test mode initialization cycles ............................................... 340 tables table 3-1. expansion area memory segments ..................................................... 49 table 3-2. extended system bios area memory segments ................................... 49 table 3-3. system bios ar ea memory segments................................................. 49 table 3-4. specifics of lega cy interrupt routing .................................................. 50 table 3-5. pre-allocated memory example for 64 mb dram, 1-mb vga and 1-mb tseg...................................................................................... 52 table 3-6. pre-allocated memory example for 64-mb dram, 1-mb vga and 1-mb tseg...................................................................................... 59 table 3-7. smm space table............................................................................. 60 table 3-8. smm control ................................................................................... 60 table 5-1. dram controller regist er address ma p (d0:f0).................................... 78 table 5-2. mchbar regist er address map ........................................................ 113 table 5-3. dram rank attribut e register programming ...................................... 120 table 5-4. epbar regist er address map ........................................................... 158 table 6-1. pci express* regist er address map (d1:f0) ...................................... 162 table 7-1. dmi register address map............................................................... 214 table 8-1. integrated graphics device register addre ss map (d2:f0) ................... 224 table 8-2. integrated graphics device register addre ss map (d2:f1) ................... 247 table 9-1. heci1 register address map (d3:f0) ................................................ 268 table 9-1. sample system memory organization with interleaved channels .......... 284 table 9-2. sample system memory organi zation with asymmetric channels.......... 284 table 9-3. ddr2 dimm support ed configurations .............................................. 288 table 9-4. dram address translation (singl e channel/dual asymmetric mode)...... 289 table 9-5. dram address translation (dual channel symmetric mode) ................. 290 table 9-6. concurrent sdvo / pci expre ss* configuration strap controls.............. 294
12 datasheet table 9-7. display port characteri stics ............................................................. 298 table 9-8. analog port characteri stics.............................................................. 299 table 10-1. absolute minimum and maximum ratings ........................................ 310 table 10-2. current cons umption in s0............................................................ 312 table 10-3. signal groups .............................................................................. 314 table 10-4. i/o buffer supply voltage.............................................................. 316 table 10-5. dc char acterist ics ........................................................................ 317 table 10-6. r, g, b / crt dac display dc ch aracteristics: functional operating range (vcca_dac = 3.3 v 5%) .................................................. 321 table 11-1. gmch ballout sort ed by signal name.............................................. 326 table 12-1. xor chai n outp uts....................................................................... 342 table 12-2. xor chain 0................................................................................ 343 table 12-3. xor chain 1................................................................................ 344 table 12-4. xor chain 2................................................................................ 344 table 12-5. xor chain 3................................................................................ 344 table 12-6. xor chain 4................................................................................ 345 table 12-7. xor chain 5................................................................................ 345 table 12-8. xor chain 6................................................................................ 345 table 12-9. xor chain 7................................................................................ 347 table 12-10. xor chain 8 .............................................................................. 347 table 12-11. xor chain 9 .............................................................................. 347 table 12-12. xor chain 10 ............................................................................ 348 table 12-13. xor chain 11 ............................................................................ 349 table 12-14. xor chain 12 ............................................................................ 349 table 12-15. xor chain 13 ............................................................................ 349 table 12-16. xor chain 14 ............................................................................ 349 table 12-17. xor pad ex clusion list ................................................................ 351
datasheet 13 revision history revision number description date -001 ? initial release. august 2007
14 datasheet
datasheet 15 intel ? 82G35 gmch features ? processor/host interface (fsb) ? supports intel ? core?2 duo desktop processor ? supports intel ? core?2 quad desktop processor ? 800/1067 mt/s (200/266 mhz) fsb ? hyper-threading technology (ht technology) ? fsb dynamic bus inversion (dbi) ? 36-bit host bus addressing ? 12-deep in-order queue ? 1-deep defer queue ? gtl+ bus driver with integrated gtl termination resistors ? supports cache line size of 64 bytes ? system memory interface ? one or two channels (each channel consisting of 64 data lines) ? single or dual channel memory organization ? ddr2-800/667 frequencies ? unbuffered, non-ecc dimms only ? supports 1-gb, 512-mb ddr2 technologies for x8 and x16 devices ? 4 gb maximum memory ? direct media interface (dmi) ? chip-to-chip connection interface to intel ich7 ? 2 gb/s point-to-point dmi to ich9 (1 gb/s each direction) ? 100 mhz reference clock (shared with pci express graphics attach) ? 32-bit downstream addressing ? messaging and error handling ? pci express* interface ? one x16 pci express port ? compatible with the pci express base specification, revision 1.1 ? raw bit rate on data pins of 2.5 gb/s resulting in a real bandwidth per pair of 250 mb/s ? integrated graphics device ? core frequency of 400 mhz ? 1.6 gp/s pixel rate ? high-quality 3d setup and render engine ? high-quality texture engine ? 3d graphics rendering enhancements ? 2d graphics ? video overlay ? multiple overlay functionality ? analog display ? 350 mhz integrated 24-bit ramdac ? up to 2048x1536 @ 75 hz refresh ? hardware color cursor support ? ddc2b compliant interface ? digital display ? sdvo ports in single mode supported ? 225 mhz dot clock on each 12-bit interface ? flat panels up to 2048x1536 @ 60 hz or digital crt/hdtv at 1400x1050 @ 85hz ? dual independent display options with digital display ? multiplexed digital display channels (supported with add2 card). ? supports tmds transmitters or tv-out encoders ? add2/mec card uses pci express graphics x16 connector ? two channels multiplexed with pci express* graphics port ? supports hot-plug and display ? thermal sensor ? catastrophic trip point support ? hot trip point support for smi generation ? power management ? pc99 suspend to dram support (?str?, mapped to acpi state s3) ? acpi revision 2.0 compatible power management ? supports processor states: c0, c1, c2 ? supports system states: s0, s1, s3, and s5 ? supports processor thermal management 2
16 datasheet ? package ? fc-bga. 34 mm 34 mm. the 1226 balls are located in a non-grid pattern
datasheet 17
introduction 18 datasheet 1 introduction the intel ? g35 express chipset is designed for use with the intel ? core?2 duo desktop processor / intel ? core?2 quad desktop processor based platforms. the chipset contains two components: 82G35 gmch for the host bridge and i/o controller hub 8 (ich8) for the i/o subsystem. the 82G35 gmch is part of the intel ? g35 express chipset. the ich8 is the eight generation i/o controller hub and provides a multitude of i/o related functions. figure 1-1 shows an example system block diagram for the intel ? g35 express chipset. this document is the datasheet for the intel ? 82G35 graphics and memory controller hub (gmch). topics covered include; signal description, system memory map, pci register description, a description of the gmch interfaces and major functional units, electrical characteristics, ballout definitions, and package characteristics. note: unless otherwise specified, ich8 refers to the intel ? 82801hb ich8, 82801hr ich8r, 82801hdh ich8dh, 82801hdo ich8do, 82801h bm ich8m, and 82801hem ich8m-e i/o controller hub components.
introduction datasheet 19 figure 1-1. intel ? g35 express chipset system block diagram example
introduction 20 datasheet 1.1 terminology term description add card advanced digital display card. provides digital display options for an intel graphics controller that supports add cards (have dvos multiplexed with agp interface). keyed like an agp 4x card and plugs into an agp connector. will not work with an intel graphics controller that implements intel ? sdvo. add2 card advanced digital display card ? 2 nd generation. provides digital display options for an intel graphics controller that supports add2 cards. plugs into an x16 pci express* connector but utilizes the multiplexed sdvo interface. will not work with an intel graphics controller that supports intel ? dvo and add cards. media expansion card (mec) media expansion card ?. provides di gital display options for an intel graphics controller that supports mec ca rds. plugs into an x16 pci express connector but utilizes the multiplexed sdvo interface. adds video in capabilities to platform. will not work with an intel graphics controller that supports dvo and add cards. will function as an add2 card in an add2 supported system, but video in capabilities will not work. core the internal base logic in the gmch processor refers to the intel core tm 2 duo processors and intel core tm 2 quad processors crt cathode ray tube dbi dynamic bus inversion ddr2 a second generation double data rate sdram memory technology dmi gmch-intel ? ich8 direct media interface dvi digital video interface. specification that defines the connector and interface for digital displays. fsb front side bus, synonymous wi th host or processor bus full reset full reset is when pwrok is de-asserted. warm reset is when both rstin# and pwrok are asserted. gmch graphics memory controller hub compon ent that contains the processor interface, dram controller, and x16 pci ex press port (typically the external graphics interface). it communicates with the i/o controller hub (intel? ich8*) over the dmi interconnect. throughout this document, gmch refers to the g35 gmch, unless otherwise specified. hdmi high definition multimedia interface ? hdmi supports standard, enhanced, or high-definition video, plus multi-cha nnel digital audio on a single cable. it transmits all atsc hdtv standards an d supports 8-channel digital audio, with bandwidth to spare for future requirements and enhancements (additional details available through http://www.hdmi.org/ ) host this term is used synonymously with processor intx an interrupt request signal where x stands for interrupts a, b, c and d ioq in order queue
introduction datasheet 21 term description intel ? ich8 eighth generation i/o controller hub component that contains additional functionality compared to previous intel ? ichs, the intel ? i/o controller hub component contains the primary pci interface, lpc interface, usb2, sata, and other i/o functions. it communicates with the gmch over a proprietary interconnect called dmi. for this gmch, the term intel ? ich refers to intel ? ich8. igd internal graphics device lcd liquid crystal display lvds low voltage differential signaling. a high speed, low power data transmission standard used for di splay connections to lcd panels. ooq out of order queuing: msi message signaled interrupt. a transaction initiated outside the host, conveying interrupt information to th e receiving agent through the same path that normally carries read and write commands. pci express* third generation input output (pci express) graphics attach called pci express graphics. a high-speed serial interface whose configuration is software compatible with the existing pci specifications. the specific pci express implementation intended for connecting the gmch to an external graphics controller is an x16 link and replaces agp. primary pci the physical pci bus that is driven directly by the intel ? ich8 component. communication between primary pci and the gmch occurs over dmi. note that the primary pci bus is not pci bus 0 from a configuration standpoint. sci system control interrupt. used in acpi protocol. sdvo serial digital video out (sdvo). digi tal display channel that serially transmits digital display data to an ex ternal sdvo device . the sdvo device accepts this serialized format and then translates the data into the appropriate display format (i.e. tmds, lvds, and tv-out). this interface is not electrically compatible with the pr evious digital display channel - dvo. for g35, it will be multiplexed on a portion of the x16 graphics pci express interface. sdvo device third party codec that utilizes sdvo as an input. may have a variety of output formats, including dvi, lvds, hdmi, tv-out, etc. serr an indication that an unrecoverable error has occurred on an i/o bus. smi system management interrupt. used to indicate any of several system conditions such as thermal sensor ev ents, throttling activated, access to system management ram, chassis op en, or other system state related activity. rank a unit of dram corresponding to eight x8 sdram devices in parallel or four x16 sdram devices in parallel, ignoring ecc. these devices are usually, but not always, mounted on a single side of a dimm. tmds transition minimized differential signaling . signaling interface from silicon image that is used in dvi and hdmi. vco voltage controlled oscillator uma unified memory architecture. describes an igd using system memory for its frame buffers.
introduction 22 datasheet 1.2 reference documents document name location intel ? g35 express chipset specification update http://www.intel.com /design/chipsets/specupdt/ 317608.htm intel ? g35 express chipset family thermal and mechanical design guide. http://www.intel.com /design/chipsets/designex/ 317609.htm intel ? core?2 duo desktop processor, intel ? pentium ? dual core processor, and intel ? pentium ? 4 processor 6x1 sequence thermal and mechanical design guide http://www.intel.com/desig n/ processor/designex/ 313685.htm intel ? i/o controller hub 8 (ich8) family datasheet http://www.intel.com/desig n/chipsets/datashts/31305 6.htm designing for energy efficiency white paper http:// www.intel.com/desig n/chipsets/applnots/316970 .htm intel ? p35/g33 express chipset memory technology and configuration guide white paper http:// www.intel.com/desig n/chipsets/applnots/316971 .htm advanced configuration and power interface specification, version 2.0 http://www.acpi.info/ advanced configuration and power interface specification, version 1.0b http://www.acpi.info/ the pci local bus specification, version 2.3 http://www.pcisig.com/spe cifications pci express* specification, version 1.1 http://www.pcisig.com/spe cifications
introduction datasheet 23 1.3 gmch overview the 82G35 graphics and memory controller hub (gmch) is designed for use with the intel ? core tm 2 duo processors and intel ? core tm 2 quad processors in desktop platforms. the role of a gmch in a system is to manage the flow of information between its four interfaces: the processor interface (fsb), the system memory interface (dram controller), the external graphics interface, and the i/o controller through dmi interface. this includes arbitrating between the four interfaces when each initiates transactions. the gmch is optimized for the intel ? core tm 2 duo processor and intel ? core tm 2 quad processor in an lga775 socket. it supports one or two channels of ddr2 sdram. it also supports the pci express* based external graphics attach. the g35 chipset platform supports the eighth generation i/o controller hub (intel ich8) to provide a multitude of i/o related features. 1.3.1 host interface the gmch can use a single lga775 socket processor. the gmch supports a fsb frequencies of 800/1066/1333 mhz using a scalable fsb vcc_cpu. it supports 36-bit host addressing, decoding up to 8 gb of the processor?s memory address space. host- initiated i/o cycles are decoded to pci express, dmi, or the gmch configuration space. host-initiated memory cycles are decoded to pci express, dmi or system ddr. pci express device accesses to non-cacheable system memory are not snooped on the host bus. memory accesses initiated from pci express using pci semantics and from dmi to system sdram will be snooped on the host bus. processor/host interface (fsb) details ? supports a single intel ? core tm 2 duo processors and intel ? core tm 2 quad processors ? supports front side bus (fsb) at 800/1066/1333 mt/s (200/266/333 mhz) ? supports fsb dynamic bus inversion (dbi) ? supports 36-bit host bus addressing, allowing the processor to access the entire 64 gb of the host address space. ? has a 12-deep in-order queue to support up to twelve outstanding pipelined address requests on the host bus ? has a 1-deep defer queue ? uses gtl+ bus driver with integrated gtl termination resistors ? supports a cache line size of 64 bytes
introduction 24 datasheet 1.3.2 system memory interface the gmch integrates a system memory ddr2 controller with two, 64-bit wide interfaces. only double data rate (ddr2) memory is supported; consequently, the buffers support only sstl_1.8 v signal interfaces. the memory controller interface is fully configurable through a set of control registers. system memory interface details ? the gmch system memory controller directly supports one or two channels of memory (each channel consisting of 64 data lines) ? the memory channels are asymmetric: "flex memory" channels are assigned addresses serially. channel b addresses are assigned after all channel a addresses ? the memory channels are interleaved: addresses are ping-ponged between the channels after each cache line (64-b boundary) ? supports ddr2 memory dimm frequencies of 533, 667 and 800 mhz. the speed used in all channels is the speed of the slowest dimm in the system ? i/o voltage of 1.8 v for ddr2 ? supports only unbuffered dimms ? supports maximum memory bandwidth of 6.4 gb/s in single-channel or dual- channel asymmetric mode, or 12.8 gb/s in dual-channel interleaved mode assuming ddr2 800mhz ? supports 256-mb, 512-mb, and 1-gb technologies for x8 and x16 devices ? supports four banks for all ddr2 devices up to 512-mbit density. supports eight banks for 1-gbit ddr2 devices ? using 256 mb technologies, the smallest memory capacity possible is 128 mb, assuming single-channel mode. (8 k rows * 512 columns * 1 cell/(row * column) * 16 b/cell * 4 banks/devices * 4 devices/dimm-side * 1 dimm-side/channel * 1 channel * 1 b/8 b * 1 m/1024 k = 128 mb) ? by using 1 gb technology in dual channel interleaved mode, the largest memory capacity possible is 8 gb. (16 k rows * 1 k columns * 1 cell/(row * column) * 8 b/cell * 8 banks/device * 8 devices/dimm-side * 4 dimm-sides/channel * 2 channels * 1 b/8 b * 1 g/1024 m * 1 m/(k*k) = 8 gb) ? maximum dram address decode space is 8 gb (assuming 36-bit addressing) ? supports up to 32 simultaneous open pages per channel (assuming 4 ranks of 8 bank devices) ? supports opportunistic refresh scheme ? supports partial writes to memory using data mask (dm) signals ? supports page sizes of 4 kb, 8 kb, and 16 kb ? supports a burst length of 8 for single-channel and dual-channel interleaved and asymmetric operating modes ? improved flexible memory architecture
introduction datasheet 25 1.3.3 direct media interface (dmi) direct media interface (dmi) is the chip-to-chip connection between the gmch and ich8. this high-speed interface integrates advanced priority-based servicing allowing for concurrent traffic and true isochronous transfer capabilities. base functionality is completely software transparent permitting current and legacy software to operate normally. to provide for true isochronous transfers and configurable quality of service (qos) transactions, the ich8 supports two virtual channels on dmi: vc0 and vc1. these two channels provide a fixed arbitration scheme where vc1 is always the highest priority. vc0 is the default conduit of traffic for dmi and is always enabled. vc1 must be specifically enabled and configured at both ends of the dmi link (i.e., the ich8 and gmch). ? a chip-to-chip connection interface to intel ich8 ? 2 gb/s point-to-point dmi to ich8 (1 gb/s each direction) ? 100 mhz reference clock (shared with pci express* graphics attach) ? 32-bit downstream addressing ? apic and msi interrupt messaging support. will send intel-defined ?end of interrupt? broadcast message when initiated by the processor. ? message signaled interrupt (msi) messages ? smi, sci and serr error indication ? legacy support for isa regime protocol (phold/pholda) required for parallel port dma, floppy drive, and lpc bus masters 1.3.4 pci express* interface the gmch contains one 16-lane (x16) pci express port intended for an external pci express graphics card. the pci express port is compliant to the pci express* base specification revision 1.1. the x16 port operates at a frequency of 2.5 gb/s on each lane while employing 8b/10b encoding, and supports a maximum theoretical bandwidth of 40 gb/s in each direction. ? one, 16-lane pci express port intended for graphics attach, compatible to the pci express* base specification revision 1.1. ? pci express frequency of 1.25ghz resulting in 2.5 gb/s each direction ? raw bit-rate on the data pins of 2.5 gb/s, resulting in a real bandwidth per pair of 250 mb/s given the 8b/10b encoding used to transmit data across this interface ? maximum theoretical realized bandwidth on the interface of 4 gb/s in each direction simultaneously, for an aggregate of 8 gb/s when x16. ? pci express* graphics extended configuration space. the first 256 bytes of configuration space alias directly to the pci compatibility configuration space. the remaining portion of the fixed 4-kb block of memory-mapped space above that (starting at 100h) is known as extended configuration space. ? pci express enhanced addressing mechanis m. accessing the device configuration space in a flat memory mapped fashion.
introduction 26 datasheet ? automatic discovery, negotiation, and training of link out of reset ? supports traditional pci style traffic (asynchronous snooped, pci ordering) ? supports traditional agp style traffic (asynchronous non-snooped, pci express- relaxed ordering) ? hierarchical pci-compliant configuration mechanism for downstream devices (i.e., normal pci 2.3 configuration space as a pci-to-pci bridge) ? supports ?static? lane numbering reversal . this method of lane reversal is controlled by a hardware reset strap, and reverses both the receivers and transmitters for all lanes (e.g., tx[15]-> tx[0], rx[15]->rx[0]). this method is transparent to all external devices and is di fferent than lane reve rsal as defined in the pci express specification. in particular, link initialization is not affected by static lane reversal. 1.3.5 graphics features the gmch provides an integrated graphics device (igd) delivering cost competitive 3d, 2d and video capabilities. the gmch contains an extensive set of instructions for 3d operations, 2d operations, motion compensation, overlay, and display control. the gmch?s video engines support video conferencing and other video applications. the gmch uses a uma configuration with up to 256mb of dvmt for graphics memory. the gmch also has the capability to support external graphics accelerators via the pci express graphics (peg) port but cannot work concurrently with the integrated graphics device. high bandwidth access to data is provided through the system memory port. 1.3.6 sdvo and analog display features the gmch provides interfaces to a progressive scan analog monitor and two sdvo ports. for the gmch, the sdvo ports are multiplexed with pci express x16 graphics port signals. the gmch supports two multiplexed sdvo ports that each drive pixel clocks up to 270 mhz. the sdvo ports can each support a single-channel sdvo device. if both ports are active in single-c hannel mode, they can have different display timing and data. the digital display channels are capable of driving a variety of sdvo devices (e.g., tmds, tv-out). note that sdvo only wo rks with the integrated graphics device (igd). the gmch is capable of driving an advanced digital display (add2) card or media expansion card. the media expansion card adds video-in capabilities. the gmch is compliant with dvi specification 1.0. when combined with a dvi compliant external device and connector, the gmch has a high-speed interface to a digital display (e.g., flat panel or digital crt). the gmch is compliant with hdmi specification 1.1. when combined with a hdmi compliant external device and connector, the external hdmi device can support standard, enhanced, or high-definition video, plus multi-channel digital audio on a single cable.
introduction datasheet 27 capabilities of the sdvo and analog display interfaces include: ? sdvo support ? sdvo ports in either single modes supported ? 3x3 built in full panel scalar ? 180 degree hardware screen rotation ? multiplexed digital display channels (supported with add2/mec) ? two channels multiplexed with pci express* graphics port ? 270 mhz dot clock on each 12-bit interface ? supports flat panels up to 2048 x 1536 @ 60 hz or digital crt/hdtv at 1920 x108 0 @ 85 hz ? supports hot-plug and display ? supports tmds transmitters or tv-out encoders ? add2/media expansion card utilizes pci express graphics x16 connector ? analog display support ? 400 mhz integrated 24-bit ramdac ? up to 2048x1536 @ 75 hz refresh ? hardware color cursor support ? ddc2b compliant interface ? dual independent display options with digital display 1.3.7 gmch clocking ? differential host clock of 200/266/333 mhz (hclkp/hclkn). these frequencies support transfer rates of 800/1066/1333 mt /s. the host pll generates 2x, 4x, and 8x versions of the host clock for internal optimizations. ? chipset core clock synchronized to host clock ? internal and external memory clocks of 266, 333 and 400 mhz generated from one of two gmch plls that use the host clock as a reference. includes 2x and 4x for internal optimizations. ? the pci express* pll of 100 mhz seri al reference clock (gclkp/gclkn) generates the pci express core clock of 250 mhz ? display timings are generated from display plls that use a 96 mhz differential non-spread spectrum clock as a refere nce. display plls can also use the sdvo_tvclkin[+/-] from an sdvo device as a reference. ? all of the above clocks are capable of tolerating spread spectrum clocking as defined in the clock generator specification. ? host, memory, and pci express graphics plls and all associated internal clocks are disabled until pwrok is asserted.
introduction 28 datasheet 1.3.8 power management gmch power management support includes: ? pc99 suspend to dram support (?str?, mapped to acpi state s3) ? smram space remapping to a0000h (128 kb) ? supports extended smram space above 256 mb, additional 1-mb tseg from the base of graphics stolen memory (bsm) when enabled, and cacheable (cacheability controlled by processor) ? acpi rev 1.0 compatible power management ? supports processor states: c0 and c1 ? supports system states: s0, s1d, s3, s4, and s5 ? supports processor thermal management 2 (tm2) 1.3.9 thermal sensor gmch thermal sensor support includes: ? catastrophic trip point support for emergency clock gating for the gmch at 115 c ? hot trip point support for smi generation between 85 c and 105 c
introduction datasheet 29
signal description 30 datasheet 2 signal description this section provides a detailed description of gmch signals. the signals are arranged in functional groups according to their associated interface. the following notations are used to describe the signal type. pci express* pci-express interface signals. these si gnals are compatible with pci express 1.1 signaling environment ac specifications and are ac coupled. the buffers are not 3.3 v tolerant. differential voltage spec = (|d+ - d-|) * 2 = 1.2 vmax. single-ended maximum = 1.25 v. single-ended minimum = 0 v. dmi direct media interface signals. these signals are compatible with pci express 1.0 signaling environment ac specifications, but are dc coupled. the buffers are not 3.3 v tolerant. differential voltage spec = (|d+ - d-|) * 2 = 1.2 vmax. single-ended maximum = 1.25 v. single-ended minimum = 0 v. cmos cmos buffers. 1.5 v tolerant. cod cmos open drain buffers. 3.3 v tolerant. hcsl host clock signal le vel buffers. current mode di fferential pair. differential typical swing = (|d+ - d-|) * 2 = 1.4v. single ended input tolerant from -0.35 v to 1.2 v. typical crossing voltage 0.35 v. hvcmos high voltage cmos buffers. 3.3 v tolerant. hvin high voltage cmos input-only buffers. 3.3 v tolerant. sstl-1.8 stub series termination logic. these are 1.8 v output capable buffers. 1.8 v tolerant. a analog reference or output. may be us ed as a threshold voltage or for buffer compensation. gtl+ gunning transceiver logic signaling te chnology. implements a voltage level as defined by vtt of 1.2v.
signal description datasheet 31 2.1 host interface signals note: unless otherwise noted, the voltage level for all signals in this interface is tied to the termination voltage of the host bus (v tt ). signal name type description hads# i/o gtl+ address strobe: the processor bus owner asserts hads# to indicate the first of two cycles of a request phase. the gmch can assert this signal for snoop cycles and interrupt messages. hbnr# i/o gtl+ block next request: used to block the current request bus owner from issuing new requests. this signal is used to dynamically control the pr ocessor bus pipeline depth. hbpri# o gtl+ priority agent bus request: the gmch is the only priority agent on the processor bus. it a sserts this signal to obtain the ownership of the address bus. th is signal has priority over symmetric bus requests and will cause the current symmetric owner to stop issuing new transactions unless the hlock# signal was asserted. hbreq0# i/o gtl+ bus request 0: the gmch pulls the processor?s bus hbreq0# signal low during hcpurst#. the processor samples this signal on the active-to-inactive transition of hcpurst#. the minimum setup time for this signal is 4 hclks. the minimum hold time is 2 clocks and the maximum hold time is 20 hclks. hbreq0# should be tri-stated after the hold time requirement has been satisfied. hcpurst# o gtl+ cpu reset: the hcpurst# pin is an output from the gmch. the gmch asserts hcpurst# while rstin# is asserted and for approximately 1 ms after rstin# is de-asserted. the hcpurst# allows the processors to begin execution in a known state. note that the intel? ich8 must provide processor frequency select strap set-up and hold times around hcpurst#. this requires strict synchronizatio n between gmch hcpurst# de- assertion and the intel ? ich8 driving the straps. hdbsy# i/o gtl+ data bus busy: used by the data bus owner to hold the data bus for transfers requiring more than one cycle. hdefer# o gtl+ defer: signals that the gmch will terminate the transaction currently being snooped with eith er a deferred response or with a retry response.
signal description 32 datasheet signal name type description hdinv[3:0]# i/o gtl+ dynamic bus inversion: driven along with the hd[63:0]# signals . indicates if the associated si gnals are inverted or not. hdinv[3:0]# are asserted such that the number of data bits driven electrically low (low voltage) within the corresponding 16 bit group never exceeds 8. hdinv[x]# data bits hdinv[3]# hd[63:48]# hdinv[2]# hd[47:32]# hdinv[1]# hd[31:16]# hdinv[0]# hd[15:0]# ha[35:3]# i/o gtl+ host address bus: ha[35:3]# connect to the processor address bus. during processor cycles, the ha[35:3]# are inputs. the gmch drives ha[35:3]# during snoop cycles on behalf of dmi and pci express* graphics initiators. ha[35:3]# are transferred at 2x rate. hadstb[1:0]# i/o gtl+ host address strobe: the source synchronous strobes used to transfer ha[35:3]# and hreq[4:0] at the 2x transfer rate. hd[63:0]# i/o gtl+ host data: these signals are connected to the processor data bus. data on hd[63:0] is transf erred at 4x rate. note that the data signals may be inverted on the processor bus, depending on the hdinv[3:0]# signals. hdstbp[3:0]# hdstbn[3:0]# i/o gtl+ differential host data strobes: the differential source synchronous strobes used to transfer hd[63:0]# and hdinv[3:0]# at 4x transfer rate. named this way because they are not level sensitive. data is captured on the falling edge of both strobes. hence, they are pseudo-differential, and not true differential. strobes bits data hdstbp3#, hdstbn3# hdinv3# hd[63:48]# hdstbp2#, hdstbn2# hdinv2# hd[47:32]# hdstbp1#, hdstbn1# hdinv1# hd[31:16]# hdstbp0#, hdstbn0# hdinv0# hd[15:0]# hhit# i/o gtl+ hit: indicates that a caching agent holds an unmodified version of the requested line. also, driven in conjunction with hhitm# by the target to extend the snoop window. hhitm# i/o gtl+ hit modified: indicates that a caching agent holds a modified version of the requested line and that this agent assumes responsibility for providing the line. also, driven in conjunction with hhit# to extend the snoop window.
signal description datasheet 33 signal name type description hlock# i/o gtl+ host lock: all processor bus cycles sampled with the assertion of hlock# and hads#, until the negation of hlock#, must be atomic, i.e. no dmi or pci ex press* graphics accesses to dram are allowed when hlock# is asserted by the processor. hreq[4:0]# i/o gtl+ host request command: defines the attributes of the request. hreq[4:0]# are transferre d at 2x rate. asserted by the requesting agent during both ha lves of request phase. in the first half, the signals define the transaction type to a level of detail that is sufficient to begin a snoop request. in the second half, the signals carry additional information to define the complete transaction type. htrdy# o gtl+ host target ready: indicates that the target of the processor transaction is able to enter the data transfer phase. hrs[2:0]# o gtl+ response signals: these signals indicate the type of response according to the following table. encoding response type 000 idle state 001 retry response 010 deferred response 011 reserved(not driven by gmch) 100 hard failure(not driven by gmch) 101 no data response 110 implicit writeback 111 normal data response bsel[2:0] i cmos bus speed select: at the de-assertion of rstin#, the value sampled on these pins determines the expected frequency of the bus. hrcomp i/o cmos host rcomp: used to calibrate the host gtl+ i/o buffers. this signal is powered by the host interface termination rail (v tt ). hscomp i/o cmos slew rate compensation: compensation for the host interface. hscomp# i/o a slew rate compensation: compensation for the host interface for falling edges. hswing i a host voltage swing: this signal provides the reference voltage used by fsb rcomp circuits. hswing is used for the signals handled by hrcomp. hdvref i a host reference voltage: voltage input for the data signals of the host gtl interface. haccvref i a host reference voltage: voltage input for the address signals of the host gtl interface.
signal description 34 datasheet 2.2 ddr2 dram channel a interface signal name type description sclk_a[5:0] o sstl-1.8 sdram differential clock: (3 per dimm), sclk_a and its complement, sclk_a# make a differential clock pair output. the crossing of the positive edge of sclk_a and the negative edge of its complement sclk_a# are used to sample the command and control signals on the sdram. sclk_a[5:0]# o sstl-1.8 sdram complementary differential clock: (3 per dimm) these are the complementary differential ddr2 clock signals. scs_a[3:0]# o sstl-1.8 chip select: (1 per rank) these signals select particular sdram components during the active state. there is one chip select for each sdram rank. sma_a[14:0] o sstl-1.8 memory address: these signals are used to provide the multiplexed row and column address to the sdram. sbs_a[2:0] o sstl-1.8 bank select: these signals define which banks are selected within each sdram rank. ddr2: 1-gb technology uses 8 banks. sras_a# o sstl-1.8 row address strobe: used with scas_a# and swe_a# (along with scs_a#) to de fine the sdram commands. scas_a# o sstl-1.8 column address strobe: used with sras_a# and swe_a# (along with scs_ a#) to define the sdram commands. swe_a# o sstl-1.8 write enable: used with scas_a# and sras_a# (along with scs_a#) to define the sdram commands. sdq_a[63:0] i/o sstl-1.8 data lines: sdq_a signals interface to the sdram data bus. sdm_a[7:0] o sstl-1.8 data mask: when activated during writes, the corresponding data groups in the sdram are masked. there is one sdm_a bit for every data byte lane. sdqs_a[7:0] i/o sstl-1.8 data strobes: for ddr2, sdqs_a, and its complement sdqs_a# make up a differential strobe pair. the data is captured at the crossing point of sdqs_a and its complement sdqs_a# during read and write transactions. sdqs_a[7:0]# i/o sstl-1.8 data strobe complements: these are the complementary ddr2 strobe signals. scke_a[3:0] o sstl-1.8 clock enable: (1 per rank) scke_a is used to initialize the sdrams during power-up, to power-down sdram ranks, and to place all sdram ranks into and out of self-refresh during suspend-to-ram. sodt_a[3:0] o sstl-1.8 on die termination: active on-die termination control signals for ddr2 devices.
signal description datasheet 35 2.3 ddr2 dram channel b interface signal name type description sclk_b[5:0] o sstl-1.8 sdram differential clock: (3 per dimm) sclk_b and its complement, sclk_b#, make a differential clock pair output. the crossing of the positive e dge of sclk_b and the negative edge of its complement sclk_b# are used to sample the command and control signals on the sdram. sclk_b[5:0]# o sstl-1.8 sdram complementary differential clock: (3 per dimm) these are the complementary differential ddr2 clock signals. scs_b[3:0]# o sstl-1.8 chip select: (1 per rank) these signals select particular sdram components during the active state. there is one chip select for each sdram rank sma_b[14:0] o sstl-1.8 memory address: these signals are used to provide the multiplexed row and column address to the sdram. sbs_b[2:0] o sstl-1.8 bank select: these signals define which banks are selected within each sdram rank ddr2: 1-gb technology uses 8 banks. sras_b# o sstl-1.8 row address strobe: used with scas_b# and swe_b# (along with scs_b#) to define the sdram commands scas_b# o sstl-1.8 column address strobe: used with sras_b# and swe_b# (along with scs_b#) to define the sdram commands. swe_b# o sstl-1.8 write enable: used with scas_b# and sras_b# (along with scs_b#) to define the sdram commands. sdq_b[63:0] i/o sstl-1.8 data lines: sdq_b signals interface to the sdram data bus. sdm_b[7:0] o sstl-1.8 data mask: when activated during writes, the corresponding data groups in the sdram are masked. there is one sbdm for every data byte lane. sdqs_b[7:0] i/o sstl-1.8 data strobes: for ddr2, sdqs_b, and its complement ,sdqs_b#, make up a differential strobe pair. the data is captured at the crossing point of sdqs_b and its complement sdqs_b# during read and write transactions. sdqs_b[7:0]# i/o sstl-1.8 data strobe complements: these are the complementary ddr2 strobe signals. scke_b[3:0] o sstl-1.8 clock enable: (1 per rank) scke_b is used to initialize the sdrams during power-up, to power-down sdram ranks, and to place all sdram ranks into and out of self-refresh during suspend-to-ram. sodt_b[3:0] o sstl-1.8 on die termination: active on-die termination control signals for ddr2 devices.
signal description 36 datasheet 2.4 ddr2 dram reference and compensation signal name type description srcomp[3:0] i a system memory rcomp svref i a sdram reference voltage: reference voltage input for dq, dqs, and dqs# input signals. smrcompvol i a system memory rcomp reference smrcompvoh i a system memory rcomp reference 2.5 pci express* interface signals signal name type description exp_rxn[15:0] exp_rxp[15:0] i pci express pci express receive differential pair (rx) exp_txn[15:0] exp_txp[15:0] o pci express pci express graphics transmit differential pair (tx) exp_compo i a pci express graphics output current compensation exp_compi i a pci express graphics input current compensation 2.6 analog display signals signal name type description red o a red analog video output: this signal is a crt analog video output from the internal color palette dac. the dac is designed for a 37.5 ohm routing impedance, but the terminating resistor to ground will be 75 ohms (e.g., 75 ohm resistor on the board, in parallel with a 75 ohm crt load). red# o a red# analog output: this signal is an analog video output from the internal color palette dac. it should be shorted to the ground plane.
signal description datasheet 37 signal name type description green o a green analog video output: this signal is a crt analog video output from the internal color palette dac. the dac is designed for a 37.5 ohm routing impedance, but the terminating resistor to ground will be 75 ohms (e.g., 75 ohm resistor on the board, in parallel with a 75 ohm crt load). green# o a green# analog output: this signal is an analog video output from the internal color palette dac. it should be shorted to the ground plane. blue o a blue analog video output: this signal is a crt analog video output from the internal color palette dac. the dac is designed for a 37.5 ohm routing impedance, but the terminating resistor to ground will be 75 ohms (e.g., 75 ohm resistor on the board, in parallel with a 75 ohm crt load). blue# o a blue# analog output: this signal is an analog video output from the internal color palette dac. it should be shorted to the ground plane. refset o a resistor set: set point resistor for the internal color palette dac. a 255 ohm 1% resistor is required between refset and motherboard ground. hsync o 3.3v cmos crt horizontal synchronization: this signal is used as the horizontal sync (polar ity is programmable) or ?sync interval?, 3.3 v output vsync o 3.3v cmos crt vertical synchronization: this signal is used as the vertical sync (polarity is programmable) 3.3v output. ddc_clk i/o 3.3v cmos monitor control clock ddc_data i/o 3.3v cmos monitor control data 2.7 clocks, reset, and miscellaneous signal name type description hclkp hclkn i hcsl differential host clock in: these pins receive a differential host clock from the external cloc k synthesizer. this clock is used by all of the gmch logic that is in the host clock domain. memory domain clocks are also derived from this source. gclkp gclkn i hcsl differential pci express* graphics clock in: these pins receive a differential 100 mhz serial reference clock from the external clock synthesizer. this clock is used to generate the clocks necessary for the support of pci express. drefclkn drefclkp i hcsl display pll differential clock in
signal description 38 datasheet signal name type description rstin# i hvin reset in: when asserted, this signal will asynchronously reset the gmch logic. this signal is connected to the pcirst# output of the intel? ich8. all pci express graphics attach output signals will also tri-state compliant to pci express* specification rev 1.1. this input should have a schmitt trigger to avoid spurious resets. this signal is required to be 3.3v tolerant. pwrok i hvin power ok: when asserted, pwrok is an indication to the gmch that core power has been stable for at least 10us. exp_en i cmos pci express* sdvo concurrent select 0 = only sdvo or pci express operational 1 = sdvo and pci express oper ating simultaneously via pci express* graphics port exp_slr i cmos pci express* static lane reversal/form factor selection: gmch?s pci express lane numbers are reversed to differentiate btx or atx form factors. 0 = gmch?s pci express lane numbers are reversed (btx platforms) 1 = normal operation (atx platforms) ich_sync# o hvcmo s ich sync: see design guide for implementation. test[2:0] i/o in circuit test: these pins should be connected to test points on the mother board. they are internally shorted to the package ground and can be used to determine if the corner balls on the gmch are correctly soldered down to the motherboard. these pins should not connect to ground on the motherboard. if test[2:0] are not going to be used they should be left as no connects 2.8 direct media interface (dmi) signal name type description dmi_rxp[3:0] dmi_rxn[3:0] i dmi direct media interface: receive differential pair (rx) dmi_txp[3:0] dmi_txn[3:0] o dmi direct media interface: transmit differential pair (tx)
signal description datasheet 39 2.9 controller link (cl) signal name type description cl_data i/o cmos controller link data cl_clk i/o cmos controller link clock cl_vref i cmos controller link vref cl_rst# i cmos controller link reset cl_pwrok i cmos controller link power ok 2.10 intel ? serial dvo (sdvo) interface all but the last two of the pins in this section are multiplexed with the lower 8 lanes of the pci express* interface. signal name type description sdvob_clkn o pci express* serial digital video channel b clock complement sdvob_clkp o pci express serial digital video channel b clock sdvob_red# o pci express serial digital video ch annel c red complement sdvob_red o pci express serial digital video channel c red sdvob_green# o pci express serial digital video channel b green complement sdvob_green o pci express serial digital video channel b green sdvob_blue# o pci express serial digital video channel b blue complement sdvob_blue o pci express serial digital video channel b blue
signal description 40 datasheet signal name type description sdvoc_red# o pci express serial digital video ch annel c red complement sdvoc_red o pci express serial digital video channel c red channel b alpha sdvoc_green# o pci express serial digital video channel c green complement sdvoc_green o pci express serial digital video channel c green sdvoc_blue# o pci express serial digital video channel c blue complement sdvoc_blue o pci express serial digital video channel c blue sdvoc_clkn o pci express serial digital video ch annel c clock complement sdvoc_clkp o pci express serial digital video channel c clock sdvo_tvclkin# i pci express serial digital video tvout synchronization clock complement sdvo_tvclkin i pci express serial digital video tvout synchronization clock sdvob_int# i pci express serial digital video in put interrupt complement sdvob_int i pci express serial digital vi deo input interrupt sdvoc_int# i pci express serial digital video in put interrupt complement sdvoc_int i pci express serial digital vi deo input interrupt sdvo_fldstall# i pci express serial digital video field stall complement . sdvo_fldstall i pci express serial digital video field stall sdvo_ctrlclk i/o cod serial digital video device control clock sdvo_ctrldata i/o cod serial digital video device control data
signal description datasheet 41 2.10.1 sdvo/pci express* signal mapping the following table shows the mapping of sdvo signals to the pci express* lanes in the various possible configurations as determined by the strapping configuration. note that slot-reversed configurations do not apply to the integrated-graphics only variants. configuration-wise mapping sdvo signal sdvo only ? normal sdvo only ? reversed concurrent sdvo and pci express* ? normal concurrent sdvo and pci express* ? reversed sdvob_red# exp_txn0 exp_txn15 exp_txn15 exp_txn0 sdvob_red exp_txp0 exp_txp15 exp_txp15 exp_txp0 sdvob_green# exp_txn1 exp_txn14 exp_txn14 exp_txn1 sdvob_green exp_txp1 exp_ txp14 exp_txp14 exp_txp1 sdvob_blue# exp_txn2 exp_txn13 exp_txn13 exp_txn2 sdvob_blue exp_txp2 exp_ txp13 exp_txp13 exp_txp2 sdvob_clkn exp_txn3 exp_txn12 exp_txn12 exp_txn3 sdvob_clkp exp_txp3 exp_t xp12 exp_txp12 exp_txp3 sdvoc_red# exp_txn4 exp_txn11 exp_txn11 exp_txn4 sdvoc_red exp_txp4 exp_txp11 exp_txp11 exp_txp4 sdvoc_green# exp_txn5 exp_txn10 exp_txn10 exp_txn5 sdvoc_green exp_txp5 exp_ txp10 exp_txp10 exp_txp5 sdvoc_blue# exp_txn6 exp_txn9 exp_txn9 exp_txn6 sdvoc_blue exp_txp6 exp_ txp9 exp_txp9 exp_txp6 sdvoc_clkn exp_txn7 exp_txn8 exp_txn8 exp_txn7 sdvoc_clkp exp_txp7 exp_t xp8 exp_txp8 exp_txp7 sdvo_tvclkin# exp_rxn0 exp_rxn15 exp_rxn15 exp_rxn0 sdvo_tvclkin exp_rxp0 exp_rxp15 exp_rxp15 exp_rxp0 sdvob_int# exp_rxn1 exp_rxn14 exp_rxn14 exp_rxn1 sdvob_int exp_rxp1 exp_rxp14 exp_rxp14 exp_rxp1 sdvoc_int# exp_rxn5 exp_rxn10 exp_rxn10 exp_rxn5 sdvoc_int exp_rxp5 exp_rxp10 exp_rxp10 exp_rxp5 sdvo_fldstall# exp_rxn2 exp_rxn13 exp_rxn13 exp_rxn2 sdvo_fldstall exp_rxp2 exp_rxp13 exp_rxp13 exp_rxp2
signal description 42 datasheet 2.11 power, ground name voltage description vcc 1.25 v core power vtt 1.05 v/1.2 v processor system bus power vcc_exp 1.25 v pci express* and dmi power vccsm 1.8 v system memory power vcc_smclk 1.8v system clock memory power vcc3_3 3.3 v 3.3 v cmos power vcca_exppll 1.25 v pci express pll analog power vcca_dplla 1.25 v display pll a analog power vcca_dpllb 1.25 v display pll b analog power vcca_hpll 1.25 v host pll analog power vcca_mpll 1.25 v system memory pll analog power vcca_dac 3.3 v display dac analog power vcca_exp 3.3 v pci express analog power vccdq_crt 1.5/1.8 v display digital quiet supply power vccd_crt 1.5/1.8 v display digital supply power vcc_cl 1.25 v controller link aux power vcc_cl_pll 1.25v controller link pll analog power vss 0 v ground
signal description datasheet 43
system address map 44 datasheet 3 system address map the 82G35 gmch supports 64gb or 4 gb of addressable memory space and 64 kb+3 of addressable i/o space. there is a programmable memory address space under the 1 mb region which is divided into regions which can be individually controlled with programmable attributes such as disable, read/write, write only, or read only. attribute programming is described in the register description section. this section focuses on how the memory space is partitioned and what the separate memory regions are used for. i/o address space has simpler mapping and is explained near the end of this section. the hreq[4:3] fsb pins are decoded to determine whether the access is 32 bit or 36 bit. the g35 gmch supports a maximum of 8gb of dram, no dram memory will be accessible above 8 gb. dram capacity is limited by the number of address pins available. there is no hardware lock to stop someone from inserting more memory than is addressable. in the following sections, it is assumed that all of the compatibility memory ranges reside on the dmi interface. the exception to this rule is vga ranges, which may be mapped to pci express*, dmi, or to the internal graphics device (igd). in the absence of more specific references, cycl e descriptions referencing pci should be interpreted as the dmi interface/pci, while cycle descriptions referencing pci express or igd are related to the pci express bus or the internal graphics device respectively. the reclaim base/reclaim limit registers remap logical accesses bound for addresses above 4g onto physical addresses that fall within dram. the address map includes a number of programmable ranges: ? device 0 ? pxpepbar ? egress port registers. necessary for setting up vc1 as an isochronous channel using time based weighted round robin arbitration. (4 kb window) ? mchbar ? memory mapped range for inte rnal gmch registers. for example, memory buffer register controls. (16 kb window) ? pciexbar ? flat memory-mapped address spaced to access device configuration registers. this mechanism can be used to access pci configuration space (0-ffh) and extended configuration space (100h?fffh) for pci express devices. ? dmibar ?this window is used to access registers associated with the gmch/ich serial interconnect (dmi) re gister memory range. (4 kb window) ? ggc ? gmch graphics control register. used to select the amount of main memory that is pre-allocated to support the internal graphics device in vga (non- linear) and native (linear) modes. (0?64 mb options). ? device 1 ? mbase1/mlimit1 ? pci express port non-prefetchable memory access window. ? pmubase1/pmulimit1 ? pci express port prefetchable memory access window. ? iobase1/iolimit1 ? pci express port io access window.
system address map datasheet 45 ? device 2, function 0 ? mmadr ? igd registers and internal graphics instruction port. (512 kb window) ? iobar ? io access window for internal graphics. though this window address/data register pair, using i/o semantics, the igd and internal graphics instruction port registers can be accessed. note, this allows accessing the same registers as mmadr. in addition, the iobar can be used to issue writes to the gttadr table. ? gmadr ? internal graphics translation window (128 mb, 256 mb or 512 mb window). ? gttadr ? internal graphics translation table location. (128 kb, 256 kb or 512 kb window). ? device 2, function 1 ? mmadr ? function 1 igd registers and internal graphics instruction port. (512 kb window) ? device 3, function 0: ? mehecibar ? function 0 heci memory mapped registers (16b window) the rules for the above programmable ranges are: 1. all of these ranges must be unique and non-overlapping. it is the bios or system designer?s responsibility to limit memory population so that adequate pci, pci express , high bios, pci express me mory mapped space, and apic memory space can be allocated. 2. in the case of overlapping ranges with memory, the memory decode will be given priority. 3. there are no hardware interlocks to prevent problems in the case of overlapping ranges. 4. accesses to overlapped ranges may produce indeterminate results. 5. the only peer-to-peer cycles allowed below the top of low usable memory (register tolud) are dmi interface to pci express vga range writes. note that peer to peer cycles to the internal graphics vga range are not supported.
system address map 46 datasheet figure 3-1 represents system memory address map in a simplified form. figure 3-1. system address ranges pci memory address range (subtractively decoded to dmi device 1 bars device 0 bars independently programmable non-overlapping windows main memory reclaim address range reclaim limit = reclaim base +x (64 mb aligned) touud base reclaim base (64 mb aligned) main memory address range device 3 device 2 device 1 bars device 0 ggc (gfx stolen mem) device 0 bars tolud base (64 mb aligned) pci memory address range (subtractively decoded to dmi) independently programmable non-overlapping windows tseg main memory address range legacy address range 0 1 mb 64 gb tom 64 mb aligned ep-uma (1 ? 64 mb) 0 ? 63 mb unusable ep stolen base 64 mb aligned 1 mb aligned os visible > 4 gb 4 gb x os invisible reclaim gfx stolen (1 ? 64 mb) tseg (0 ? 8 mb) os visible < 4 gb 64 mb aligned for reclaim 1 mb aligned 1 mb aligned memap_sys_addr_ranges host/system view physical memory (dram controller view) device 3 m hba 3.1 legacy address range this area is divided into the following address regions: ? 0 - 640 kb ? dos area ? 640 - 768 kb ? legacy video buffer area ? 768 - 896 kb in 16kb sections (total of 8 sections) ? expansion area ? 896 - 960 kb in 16kb sections (total of 4 sections) ? extended system bios area ? 960 kb - 1 mb memory ? system bios area
system address map datasheet 47 figure 3-2. dos legacy address range expansion area 128kb (16kbx8) 000c_0000h 000d_ffffh 896kb extended system bios (lower) 64kb (16kbx4) 000e_0000h 000e_ffffh 960kb legacy video area (smm memory) 128kb 000a_0000h 000b_ffffh 768kb dos area 0000_0000h 0009_ffffh 640kb system bios (upper) 64kb 000f_0000h 000f_ffffh 1mb
system address map 48 datasheet 3.1.1 dos range (0h ? 9_ffffh) the dos area is 640 kb (0000_0000h ? 0009_ffffh) in size and is always mapped to the main memory controlled by the gmch. 3.1.2 legacy video area (a_0000h?b_ffffh) the legacy 128 kb vga memory range, frame buffer, (000a_0000h ? 000b_ffffh) can be mapped to igd (device 2), to pci express (device 1), and/or to the dmi interface. the appropriate mapping depends on which devices are enabled and the programming of the vga steering bits. based on the vga steering bits, priority for vga mapping is constant. the gmch always decodes internally mapped devices first. internal to the gmch, decode precedence is always given to igd. the gmch always positively decodes internally mapped devices, namely the igd and pci-express. subsequent decoding of regions mapped to pci express or the dmi interface depends on the legacy vga configuration bits (vga enable and mdap). this region is also the default for smm space. compatible smram address range (a_0000h?b_ffffh) when compatible smm space is enabled, smm-mode processor accesses to this range are routed to physical system dram at 000a 0000h ? 000b ffffh. non-smm-mode processor accesses to this range are considered to be to the video buffer area as described above. pci express and dmi origin ated cycles to enabled smm space are not allowed and are considered to be to the video buffer area if igd is not enabled as the vga device. pci express and dmi initiated cycles are attempted as peer cycles, and will master abort on pci if no external vga device claims them. monochrome adapter (mda) range (b_0000h?b_7fffh) legacy support requires the ability to have a second graphics controller (monochrome) in the system. accesses in the standard vga range are forwarded to igd, pci-express, or the dmi interface (depending on configuration bits). since the monochrome adapter may be mapped to anyo ne of these devices, the gmch must decode cycles in the mda range (000b _0000h - 000b_7fffh) and forward either to igd, pci-express, or the dmi interface. this capability is controlled by a vga steering bits and the legacy configuration bit (mdap bit). in addition to the memory range b0000h to b7fffh, the gmch decodes io cycles at 3b4h, 3b5h, 3b8h, 3b9h, 3bah and 3bfh and forwards them to the eith er igd, pci-express, and/or the dmi interface. 3.1.3 expansion area (c_0000h?d_ffffh) this 128 kb isa expansion region (000c_0000h ? 000d_ffffh) is divided into eight 16 kb segments. each segment can be assigned one of four read/write states: read- only, write-only, read/write, or disabled. typically, these blocks are mapped through gmch and are subtractive decoded to isa space. memory that is disabled is not remapped. non-snooped accesses from pci express or dmi to this region are always sent to dram. this complies with a colusa dcn.
system address map datasheet 49 table 3-1. expansion area memory segments memory segments attributes comments 0c0000h - 0c3fffh we re add-on bios 0c4000h - 0c7fffh we re add-on bios 0c8000h - 0cbfffh we re add-on bios 0cc000h - 0cffffh we re add-on bios 0d0000h - 0d3fffh we re add-on bios 0d4000h - 0d7fffh we re add-on bios 0d8000h - 0dbfffh we re add-on bios 0dc000h - 0dffffh we re add-on bios 3.1.4 extended system bios area (e_0000h-e_ffffh) this 64 kb area (000e_0000h ? 000e_ffffh) is divided into four 16 kb segments. each segment can be assigned independent read and write attributes so it can be mapped either to main dram or to dmi interf ace. typically, this area is used for ram or rom. memory segments that are disabled are not remapped elsewhere. non-snooped accesses from pci express or dmi to this region are always sent to dram. table 3-2. extended system bios area memory segments memory segments attributes comments 0e0000h - 0e3fffh we re bios extension 0e4000h - 0e7fffh we re bios extension 0e8000h - 0ebfffh we re bios extension 0ec000h - 0effffh we re bios extension 3.1.5 system bios area (f_0000h ? f_ffffh) this area is a single 64 kb segment (000f_0000h ? 000f_ffffh). this segment can be assigned read and write attributes. it is by default (after reset) read/write disabled and cycles are forwarded to dmi interface. by manipulating the read/write attributes, the gmch can ?shadow? bios into the main dram. when disabled, this segment is not remapped. non-snooped accesses from pci express or dmi to this region are always sent to dram. table 3-3. system bios area memory segments memory segments attributes comments 0f0000h ? 0 fffffh we re bios area
system address map 50 datasheet 3.1.6 pam memory area details the 13 sections from 768 kb to 1 mb comprise what is also known as the pam memory area. the gmch does not handle iwb (implicit write-back) cycles targeting dmi. since all memory residing on dmi should be set as non-cacheable, there will normally not be iwb cycles targeting dmi. however, dmi becomes the default target for processor and dmi originated accesses to disabled segments of the pam region. if the mtrrs covering the pam regions are set to wb or rd it is possible to get iwb cycles targeting dmi. this may occur for processor originated cycles (in a dp system) and for dmi originated cycles to disabled pam regions. for example, say that a particular pam region is set for ?read disabled? and the mtrr associated with this region is set to wb. a dmi master generates a memory read targeting the pam region. a snoop is generated on the fsb and the result is an iwb. since the pam region is ?read disabled? the default target for the memory read becomes dmi. the iwb associated with this cycle will cause the gmch to hang. 3.1.7 legacy interrupt routing table 3-4. specifics of legacy interrupt routing interrupt source default interrupt a/b/c/d internal graphics d2 f0 a peg (external graphics device) function of what is defined in interrupt pin register of the peg device peg (internally generated interrupt) d1 f0 a me (ider) d3 f2 b me (heci) d3 f0 c me (kt) d3 f3 a 3.2 main memory address range (1mb ? tolud) this address range extends from 1 mb to th e top of low usable physical memory that is permitted to be accessible by the gmch (as programmed in the tolud register). all accesses to addresses within this range will be forwarded by the gmch to the dram unless it falls into the optional tseg, opti onal isa hole, or optional igd stolen vga memory.
system address map datasheet 51 figure 3-3. main memory address range main memory isa hole (optional) dos compatibility memory 0h flash ffff_ffffh 00f0_0000h 15mb 16mb 0100_0000h 0mb tolud apic main memory 0010_0000h 1mb igd (1-64mb, optional) tseg (1mb/2mb/8mb, optional) lt pci memory range 4gb max contains: dev 0, 1, 2, 3, 7 bars & ich/pci ranges 3.2.1 isa hole (15mb-16mb) a hole can be created at 15 mb?16 mb as controlled by the fixed hole enable in device 0 space. accesses within this hole are forwarded to the dmi interface. the range of physical dram memory disabled by opening the hole is not remapped to the top of the memory ? that physical dram space is not accessible. this 15 mb ? 16 mb hole is an optionally enabled isa hole. video accelerators originally used this hole. it is also used by validation and customer sv teams for some of their test cards. that is why it is being supported. there is no inherent bios request for the 15 mb ? 16 mb window. 3.2.2 tseg tseg is optionally 1 mb, 2 mb, or 8 mb in size. tseg is below igd stolen memory, which is at the top of low usable physical memory (tolud). smm-mode processor accesses to enabled tseg access the physical dram at the same address. non- processor originated accesses are not allowe d to smm space. pci-express, dmi, and internal graphics originated cycle to enabled smm space are handled as invalid cycle type with reads and writes to location 0 and byte enables turned off for writes. when
system address map 52 datasheet the extended smram space is enabled, processor accesses to the tseg range without smm attribute or without wb attribute are also forwarded to memory as invalid accesses (see table 3-5). non-smm-mode write back cycles that target tseg space are completed to dram for cache coherency. when smm is enabled the maximum amount of memory available to the system is equal to the amount of physical dram minus the value in the tseg register which is fixed at 1 mb, 2 mb or 8 mb. 3.2.3 pre-allocated memory voids of physical addresses that are not accessible as general system memory and reside within system memory address range (< tolud) are created for smm-mode and legacy vga graphics compatibility. it is the responsibility of bios to properly initialize these regions . the following table details the location and attributes of the regions. enabling/disabling these ranges are described in the gmch control register device 0 (gcc). table 3-5. pre-allocated memory example for 64 mb dram, 1-mb vga and 1-mb tseg memory segments attributes comments 0000_0000h ? 03df_ffffh r/w available system memory 62 mb 03e0_0000h ? 03ef_ffffh smm mode only - processor reads tseg address range & pre-allocated memory 03f0_0000h ? 03ff_ffffh r/w pre-allocated graphics vga memory. 1 mb (or 4/8/16/32/64 mb) when igd is enabled. 3.3 pci memory address range (tolud ? 4gb) this address range, from the top of low us able dram (tolud) to 4 gb is normally mapped to the dmi interface. with pci express* port, there are two exceptions to this rule. ? addresses decoded to the pci express me mory window defined by the mbase1, mlimit1, registers are mapped to pci express . note: agp aperture no longer exists with pci express. in a manageability engine configuration, there are exceptions to this rule. ? addresses decoded to the me keyboard and text mmio range (epktbar) there are other mmio bars that may be mapped to this range or to the range above touud. there are sub-ranges within the pci memory address range defined as apic configuration space, fsb interrupt space, and high bios address range. the exceptions listed above for internal graphics and the pci express ports must not overlap with these ranges.
system address map datasheet 53 figure 3-4. pci memory address range dmi interface (subtractive decode) fef0_0000h 4 gb ? 2 mb fsb interrupts fee0_0000h pci express configuration space e000_0000h high bios ffe0_0000h ffff_ffffh 4 gb 4 gb ? 17 mb dmi interface (subtractive decode) fed0_0000h 4 gb ? 18 mb local (cpu) apic fec8_0000h 4 gb ? 19 mb i/o apic fec0_0000h 4 gb ? 20 mb dmi interface (subtractive decode) f000_0000h 4 gb ? 256 mb possible address range/size (not ensured) 4 gb ? 512 mb dmi interface (subtractive decode) tolud optional hseg feda_0000h to fedb_ffffh bars, internal graphics ranges, pci express port, .
system address map 54 datasheet 3.3.1 apic configuration space (fec0_0000h?fecf_ffffh) this range is reserved for apic configuration space. the i/o apic(s) usually reside in the ich portion of the chipset, but may also exist as stand-alone components like pxh. the ioapic spaces are used to communicate with ioapic interrupt controllers that may be populated in the system. since it is difficult to relocate an interrupt controller using plug-and-play software, fixed address decode regions have been allocated for them. processor accesses to the default ioapic region (fec0_0000h to fec7_ffffh) are always forwarded to dmi. the gmch optionally supports additional i/o apics behind the pci express ?graphics? port. when enabled via the pci express configuration register (device 1 offset 200h), the pci express port will positively decode a subset of the apic configuration space ? specifically fec8_0000h thru fecf_ffffh. memory request to this range would then be forwarded to the pci express port. this mode is intended for the entry workstation/server sku of the gmch, and would be disabled in typical desktop systems. when disabled, any access within entire apic configuration space (fec0_0000h to fecf_ffffh) is forwarded to dmi. 3.3.2 hseg (feda_0000h?fedb_ffffh) this optional segment from feda_0000h to fedb_ffffh provides a remapping window to smm memory. it is sometimes called the high smm memory space. smm- mode processor accesses to the optionally enabled hseg are remapped to 000a- _0000h ? 000b_ffffh. non-smm-mode processor accesses to enabled hseg are considered invalid and are terminated immediately on the fsb. the exceptions to this rule are non-smm-mode write back cycles which are remapped to smm space to maintain cache coherency. pci express an d dmi originated cycles to enabled smm space are not allowed. physical dram behind the hseg transaction address is not remapped and is not accessible. all cacheline writes with wb attribute or implicit write backs to the hseg range are completed to dram like an smm cycle. 3.3.3 fsb interrupt memory space (fee0_0000?feef_ffffh) the fsb interrupt space is the address used to deliver interrupts to the fsb. any device on pci express or dmi may issue a memory write to 0feex_xxxxh. the gmch will forward this memory write along with the data to the fsb as an interrupt message transaction. the gmch terminates the fsb transaction by providing the response and asserting htrdy#. this memory write cycle does not go to dram. 3.3.4 high bios area the top 2 mb (ffe0_0000h -ffff_ffffh) of the pci memory address range is reserved for system bios (high bios), extended bios for pci devices, and the a20 alias of the system bios. the processor begins execution from the high bios after reset. this region is mapped to dmi interface so that the upper subset of this region aliases to 16 mb-256 kb range . the actual address space required for the bios is less than 2 mb but the minimum processor mtrr rang e for this region is 2 mb so that full 2 mb must be considered.
system address map datasheet 55 3.4 main memory address space (4 gb to touud) the g35 gmch will support 36 bit addressing. the maximum main memory size supported is 16 gb total dram memory. a hole between tolud and 4 gb occurs when main memory size approaches 4 gb or larger. as a result, tom, and touud registers and reclaimbase/reclaimlimit registers become relevant. the new reclaim configuration registers exist to reclaim lost main memory space. the greater than 32 bit reclaim handling will be handled similar to other gmchs. upstream read and write accesses above 36-bit addressing will be treated as invalid cycles by peg and dmi. top of memory the ?top of memory? (tom) register reflects the total amount of populated physical memory. this is not necessarily the highes t main memory address (holes may exist in main memory address map due to addresses allocated for memory mapped i/o above tom). tom is used to allocate the manageability engine's stolen memory. the manageability engine's (me) stolen size register reflects the total amount of physical memory stolen by the manageability engine. the me stolen memory is located at the top of physical memory. the me stolen memory base is calculated by subtracting the amount of memory stolen by the manageability engine from tom. the top of upper usable dram (touud) register reflects the total amount of addressable dram. if reclaim is disabled, touud will reflect tom minus manageability engine's stolen size. if reclaim is enabled, then it will reflect the reclaim limit. also, the reclaim base will be the same as tom minus me stolen memory size to the nearest 64 mb alignment. tolud register is restricted to 4 gb memory (a[31:20]), but g35 can support up to 16 gb, limited by dram pins. for physical memory greater than 4 gb, the touud register helps identify the address range in between the 4 gb boundary and the top of physical memory. this identifies memory that can be directly accessed (including reclaim address calculation) which is useful for memory access indication, early path indication, and trusted read indication. when reclaim is enabled, tolud must be 64mb aligned, but when reclaim is disabled, tolud can be 1 mb aligned. c1drb3 cannot be used directly to determ ine the effective size of memory as the values programmed in the drbs depend on the memory mode (flex memory mode, interleaved). the reclaim base/limit registers also can not be used because reclaim can be disabled. the c0drb3 register is used for memory channel identification (channel 0 vs. channel 1) in the case of flex memory mode operation.
system address map 56 datasheet 3.4.1 memory re-claim background the following are examples of memory mapped io devices are typically located below 4 gb: ? high bios ? hseg ? tseg ? gfxstolen ? xapic ? local apic ? fsb interrupts ? mbase/mlimit ? memory mapped i/o space that supports only 32b addressing the gmch provides the capability to re-claim the physical memory overlapped by the memory mapped i/o logical address space. the gmch re-maps physical memory from the top of low memory (tolud) boundary up to the 4 gb boundary to an equivalent sized logical address range located just below the manageability engine's stolen memory. 3.4.2 memory reclaiming an incoming address (referred to as a logical address) is checked to see if it falls in the memory re-map window. the bottom of the re-map window is defined by the value in the reclaimbase register. the top of the re-map window is defined by the value in the reclaimlimit register. an address that falls within this window is reclaimed to the physical memory starting at the address defined by the tolud register. the tolud register must be 64m aligned when reclaim is enabled, but can be 1m aligned when reclaim is disabled. 3.5 pci express* configuration address space there is a device 0 register, pciexbar, that defines the base address for the configuration space associated with all devices and functions that are potentially a part of the pci express root complex hierarchy. the size of this range is programmable for gmch. bios must assign this address range such that it will not conflict with any other address ranges. see the configuration portion of this document for more details.
system address map datasheet 57 3.6 pci express* graphics attach (peg) the gmch can be programmed to direct memory accesses to the pci express interface when addresses are within either of two ranges specified via registers in gmch?s device 1 configuration space. ? the first range is controlled via the memory base register (mbase) and memory limit register (mlimit) registers. ? the second range is controlled via the pre-fetchable memory base (pmbase) and pre-fetchable memory limit (pmlimit) registers. conceptually, address decoding for each range follows the same basic concept. the top 12 bits of the respective memory base and memory limit registers correspond to address bits a[31:20] of a memory address . for the purpose of address decoding, the gmch assumes that address bits a[19:0] of the memory base are zero and that address bits a[19:0] of the memory limit address are fffffh. this forces each memory address range to be aligned to 1mb boundary and to have a size granularity of 1 mb. the gmch positively decodes memory accesses to pci express memory address space as defined by the following equations: memory_base_address address memory_limit_address prefetchable_memory_base_address address prefetchable_memory_limit_address the window size is programmed by the plug-and-play configuration software. the window size depends on the size of me mory claimed by the pci express device. normally these ranges will reside above the top-of-low usable-dram and below high bios and apic address ranges. they must reside above the top of low memory (tolud) if they reside below 4 gb and must reside above top of upper memory (touud) if they reside above 4 gb or they will steal physical dram memory space. it is essential to support a separate pre-fetchable range in order to apply uswc attribute (from the processor point of view ) to that range. the uswc attribute is used by the processor for write combining. note that the gmch device 1 memory range registers described above are used to allocate memory address space for any pci express devices sitting on pci express that require such a window. the pcicmd1 register can override the routin g of memory accesses to pci express. in other words, the memory access enable bit must be set in the device 1 pcicmd1 register to enable the memory base/limit and pre-fetchable base/limit windows. the upper pmubase1/pmulimit1 registers ha ve been implemented for pci express specification compliance. the gmch 36 bit addressing locates mmio space above 4 gb using these registers.
system address map 58 datasheet 3.7 graphics memory address ranges the gmch can be programmed to direct memory accesses to igd when addresses are within any of five ranges specified via registers in the gmch?s device 2 configuration space. 1. the memory map base register (mmadr) is used to access graphics control registers. 2. the graphics memory aperture base regist er (gmadr) is used to access graphics memory allocated via the graphics translation table. 3. the graphics translation table base register (gttadr) is used to access the translation table. 4. the lt graphics memory aperture base register (tgabar) is used to access protected graphics memory allocated via the graphics translation table. 5. the lt graphics translation table base register (tggtt) is used to access the protected translation table. these ranges can reside above the top-of-low-dram and below high bios and apic address ranges or above top of upper dram (touud). they must reside above the top of memory (tolud) and below 4 gb or above touud so they do not steal any physical dram memory space. gmadr is a prefetchable range in order to apply uswc attribute (from the processor point of view) to that range. the uswc attribute is used by the processor for write combining. 3.8 system management mode (smm) system management mode uses main memory for system management ram (smm ram). the gmch supports: compatible sm ram (c_smram), high segment (hseg), and top of memory segment (tseg). system management ram space provides a memory area that is available for the smi handlers and code and data storage. this memory resource is normally hidden from the system os so that the processor has immediate access to this memory space upon entry to smm. gmch provides three smram options: ? below 1 mb option that supports compatible smi handlers. ? above 1 mb option that allows new smi handlers to execute with write-back cacheable smram. ? optional tseg area of 1 mb, 2 mb, or 8 mb in size. the tseg area lies below igd stolen memory. the above 1 mb solutions require changes to compatible smram handlers code to properly execute above 1 mb. note: dmi interface and pci express masters ar e not allowed to access the smm space.
system address map datasheet 59 3.8.1 smm space definition smm space is defined by its addressed smm space and its dram smm space. the addressed smm space is defined as the range of bus addresses used by the processor to access smm space. dram smm space is defined as the range of physical dram memory locations containing the smm code. smm space can be accessed at one of three transaction address ranges: compatible, high and tseg. the compatible and tseg smm space is not remapped and therefore the addressed and dram smm space is the same address range. since the high smm space is remapped the addressed and dram smm space is a different address range. note that the high dram space is the same as the compatible transaction address space. table 3-6 describes three unique address ranges. table 3-6. pre-allocated memory example for 64-mb dram, 1-mb vga and 1-mb tseg smm space enabled transaction address space dram space (dram) compatible 000a_0000h to 000b_ ffffh 000a_0000h to 000b_ffffh high feda_0000h to fedb_ffffh 000a_0000h to 000b_ffffh tseg (tolud?stolen?tseg) to tolud?stolen (tolud?stolen?tseg) to tolud?stolen 3.8.2 smm space restrictions if any of the following conditions are violated the results of smm accesses are unpredictable and may cause the system to hang: ? the compatible smm space must not be set-up as cacheable. ? high or tseg smm transaction address space must not overlap address space assigned to system dram, or to any ?pci ? devices (including dmi interface, pci- express, and graphics devices). this is a bios responsibility. ? both d_open and d_close must not be set to 1 at the same time. ? when tseg smm space is enabled, the tseg space must not be reported to the os as available dram. this is a bios responsibility. ? any address translated through the gm adr tlb must not target dram from a_0000-f_ffffh.
system address map 60 datasheet 3.8.3 smm space combinations when high smm is enabled (g_smrame=1 and h_smram_en=1) the compatible smm space is effectively disabled. processor originated accesses to the compatible smm space are forwarded to pci express if vgaen=1 (also depends on mdap), otherwise they are forwarded to the dmi interface. pci express and dmi interface originated accesses are never allowed to access smm space. table 3-7. smm space table global enable g_smrame high enable h_smram_e n tseg enable tseg_en compatible (c) range high (h) range tseg (t) range 0 x x disable disable disable 1 0 0 enable disable disable 1 0 1 enable disable enable 1 1 0 disabled enable disable 1 1 1 disabled enable enable 3.8.4 smm control combinations the g_smrame bit provides a global enable for all smm memory. the d_open bit allows software to write to the smm ranges without being in smm mode. bios software can use this bit to initialize smm code at power-up. the d_lck bit limits the smm range access to only smm mode acce sses. the d_cls bit causes smm data accesses to be forwarded to the dmi interf ace or pci express. the smm software can use this bit to write to video memory while running smm code out of dram. table 3-8. smm control g_smrame d_lck d_cls d_open processor in smm mode smm code access smm data access 0 x x x x disable disable 1 0 x 0 0 disable disable 1 0 0 0 1 enable enable 1 0 0 1 x enable enable 1 0 1 0 1 enable disable 1 0 1 1 x invalid invalid 1 1 x x 0 disable disable 1 1 0 x 1 enable enable 1 1 1 x 1 enable disable
system address map datasheet 61 3.8.5 smm space decode and transaction handling only the processor is allowed to access smm space. pci express and dmi interface originated transactions are not allowed to smm space. the following tables indicate the action taken by the gmch when the accesses to the various enabled smm space occurs. 3.8.6 processor wb transaction to an enabled smm address space processor writeback transactions (reqa[1]# = 0) to enabled smm address space must be written to the associated smm dram even though d_open=0 and the transaction is not performed in smm mode. this ensures smm space cache coherency when cacheable extended smm space is used. 3.8.7 smm access through gtt tlb accesses through gtt tlb address translation to enabled smm dram space are not allowed. writes will be ro uted to memory address 000c_0000h with byte enables de- asserted and reads will be routed to memory address 000c_0000h. if a gtt tlb translated address hits enabled smm dr am space, an error is recorded. pci express and dmi interface originated accesses are never allowed to access smm space directly or through the gtt tlb address translation. if a gtt tlb translated address hits enabled smm dram space, an error is recorded. pci express and dmi interface write accesses through gmadr range will be snooped. assesses to gmadr linear range (defined via fence registers) are supported. pci express and dmi interface tiley and tilex writes to gmadr are not supported. if, when translated, the resulting physical address is to enabled smm dram space, the request will be remappe d to address 000c_0000h with de-asserted byte enables. pci express and dmi interface read accesse s to the gmadr range are not supported, therefore will have no address translation concerns. pci express and dmi interface reads to gmadr will be remapped to address 000c_0000h . the read will complete with ur (unsupported request) completion status. gtt fetches are always decoded (at fetch time) to ensure not in smm (actually, anything above base of tseg or 640 kb ? 1 mb). thus, they will be invalid and go to address 000c_0000h, but that isn?t specific to pci express or dmi; it applies to processor or internal graphics engines. also, since the gmadr snoop would not be directly to the smm space, there would not be a writeback to smm. in fact, the writeback would also be invalid (because it uses the same translation) and go to address 000c_0000h.
system address map 62 datasheet 3.9 memory shadowing any block of memory that can be designated as read-only or write-only can be ?shadowed? into gmch dram memory. typically this is done to allow rom code to execute more rapidly out of main dram. rom is used as a read-only during the copy process while dram at the same time is designated write-only. after copying, the dram is designated read-only so that ro m is shadowed. processor bus transactions are routed accordingly. 3.10 i/o address space the gmch does not support the existence of any other i/o devices beside itself on the processor bus. the gmch generates either dm i interface or pci express bus cycles for all processor i/o accesses that it does not claim. within the host bridge, the gmch contains two internal registers in the processor i/o space, configuration address register (config_address) and the configuration data register (config_data). these locations are used to implement configuration space access mechanism. the processor allows 64k+3 bytes to be addressed within the i/o space. the gmch propagates the processor i/o address without any translation on to the destination bus and therefore provides addressability for 64k+3 byte locations. note that the upper 3 locations can be accessed only during i/o address wrap-around when processor bus ha16# address signal is asserted. ha16# is asserted on the processor bus when an i/o access is made to 4 bytes from address 0fffdh, 0fffeh, or 0ffffh. ha16# is also asserted when an i/o access is made to 2 bytes from address 0ffffh. a set of i/o accesses (other than ones used for configuration space access) are consumed by the internal graphics device if it is enabled. the mechanisms for internal graphics io decode and the associated control is explained later. the i/o accesses (other than ones used for configuration space access) are forwarded normally to the dmi interface bus unless they fall within the pci express i/o address range as defined by the mechanisms explained below. i/o writes are not posted. memory writes to the ich or pci expre ss are posted. the pcicmd1 register can disable the routing of i/o cycles to the pci express. the gmch responds to i/o cycles initiated on pci express or dmi with an ur status. upstream i/o cycles and configuration cycles should never occur. if one does occur, the request w ill route as a read to memory address 000c_0000h so a completion is naturally generated (whether the original request was a read or write). the transaction will complete with an ur completion status. for intel microprocessors, i/o reads that lie within 8-byte boundaries but cross 4-byte boundaries are issued from the processor as 1 transaction. the gmch will break this into 2 separate transactions. i/o writes that lie within 8-byte boundaries but cross 4- byte boundaries are assumed to be split into 2 transactions by the processor.
system address map datasheet 63 3.10.1 pci express* i/o address mapping the gmch can be programmed to direct non-memory (i/o) accesses to the pci express bus interface when processor initia ted i/o cycle addresses are within the pci express i/o address range. this range is controlled via the i/o base address (iobase) and i/o limit address (iolimit) registers in gmch device 1 configuration space. address decoding for this range is based on the following concept. the top 4 bits of the respective i/o base and i/o limit registers correspond to address bits a[15:12] of an i/o address. for the purpose of address decoding, the gmch assumes that lower 12 address bits a[11:0] of the i/o base are zero and that address bits a[11:0] of the i/o limit address are fffh. this forces the i/o address range alignment to 4 kb boundary and produces a size granularity of 4 kb. the gmch positively decodes i/o accesses to pci express i/o address space as defined by the following equation: i/o_base_address processor i/o cycle address i/o_limit_address the effective size of the range is programmed by the plug-and-play configuration software and it depends on the size of i/o space claimed by the pci express device. the gmch also forwards accesses to the legacy vga i/o ranges according to the settings in the device 1 configuration re gisters bctrl (vga enable) and pcicmd1 (ioae1), unless a second adapter (monochrome) is present on the dmi interface/pci (or isa). the presence of a second graphics adapter is determined by the mdap configuration bit. when mdap is set, the gmch will decode legacy monochrome i/o ranges and forward them to the dmi interface. the i/o ranges decoded for the monochrome adapter are 3b4h, 3b 5h, 3b8h, 3b9h, 3bah, and 3bfh. note that the gmch device 1 i/o address range registers defined above are used for all i/o space allocation for any devices requiring such a window on pci-express. the pcicmd1 register can disable the ro uting of i/o cycles to pci-express. 3.11 mch decode rules and cross-bridge address mapping vgaa = 000a_0000h ? 000a_ffffh mda = 000b_0000h ? 000b_7fffh vgab = 000b_8000h ? 000b_ffffh mainmem = 0100_0000h to tolud highmem = 4 gb to tom reclaimmem = reclaimbase to reclaimlimit
system address map 64 datasheet 3.11.1 legacy vga and i/o range decode rules the legacy 128 kb vga memory range 000a_0000h-000b_ffffh can be mapped to igd (device 2), to pci express (device 1), and/or to the dmi interface depending on the programming of the vga steering bits. priority for vga mapping is constant in that the gmch always decodes internally mapped devices first. internal to the gmch, decode precedence is always given to igd. the gmch always positively decodes internally mapped devices, namely the igd and pci-express. subsequent decoding of regions mapped to pci express or the dm i interface depends on the legacy vga configurations bits (vga enable and mdap).
system address map datasheet 65
gmch register description 66 datasheet 4 gmch register description the gmch contains two sets of software accessible registers, accessed via the host processor i/o address space: control registers and internal configuration registers. ? control registers are i/o mapped into the processor i/o space, which control access to pci and pci express configuration space (see section entitled i/o mapped registers). ? internal configuration registers residing within the gmch are partitioned into three logical device register sets (?logical? since they reside within a single physical device). the first register set is dedicated to host bridge functionality (i.e., dram configuration, other chip-set operating parameters and optional features). the second register block is dedicated to host-pci express bridge functions (controls pci express interface configurations and operating parameters). the gmch contains a third register block for the internal graphics functions. the gmch also contains a fourth register block for the manageability engine. the gmch internal registers (i/o mapped, configuration and pci express extended configuration registers) are accessible by the host processor. the registers that reside within the lower 256 bytes of each device can be accessed as byte, word (16-bit), or dword (32-bit) quantities, with the exception of config_address, which can only be accessed as a dword. all multi-byte numeric fields use "little-endian" ordering (i.e., lower addresses contain the least significant parts of the field). registers which reside in bytes 256 through 4095 of each device may only be accessed using memory mapped transactions in dword (32-bit) quantities. some of the gmch registers described in this section contain reserved bits. these bits are labeled "reserved?. software must deal correctly with fields that are reserved. on reads, software must use appropriate masks to extract the defined bits and not rely on reserved bits being any particular value. on writes, software must ensure that the values of reserved bit positions are preserved. that is, the values of reserved bit positions must first be read, merged with the new values for other bit positions and then written back. note the software does not need to perform read, merge, and write operation for the configuration address register. in addition to reserved bits within a register, the gmch contains address locations in the configuration space of the host bridge entity that are marked either "reserved" or ?intel reserved?. the gmch responds to accesses to ?reserved? address locations by completing the host cycle. when a ?reserved? register location is read, a zero value is returned. (?reserved? registers can be 8-, 16-, or 32-bits in size). writes to ?reserved? registers have no effect on the gmch. registers that are marked as ?intel reserved? must not be modified by system software. writes to ?intel reserved? registers may cause system failure. reads from ?intel reserved? registers may return a non-zero value. upon a full reset, the gmch sets its entire set of internal configuration registers to predetermined default states. some register values at reset are determined by external strapping options. the default state represents the minimum functionality feature set required to successfully bringing up the system. hence, it does not represent the optimal system configuration. it is the responsibility of the system initialization software (usually bios) to properly determine the dram configurations, operating parameters and optional system features that are applicable, and to program the gmch registers accordingly.
gmch register description datasheet 67 4.1 register terminology the following table shows the register-related terminology that is used. item description ro read only bit(s). writes to these bits have no effect. rs/wc read set / write clear bit(s). these bits are set to ?1? when read and then will continue to remain set until written. a write of ?1? clears (sets to ?0?) the corresponding bit(s) and a write of ?0? has no effect. r/w read / write bit(s). these bi ts can be read and written. r/wc read / write clear bit(s). these bits can be read. internal events may set this bit. a write of ?1? clears (sets to ?0?) the corresponding bit(s) and a write of ?0? has no effect. r/wc/s read / write clear / sticky bit(s). th ese bits can be read. internal events may set this bit. a write of ?1? clears (sets to ?0?) the corresponding bit(s) and a write of ?0? has no effect. bits are not cleared by "warm" reset, but will be reset with a cold/complete reset (for pci express* rela ted bits a cold reset is ?power good reset? as defined in the pci express* specification ). r/w/k read / write / key bit(s). these bits can be read and written by software. additionally this bit when set, prohib its some other bit field(s) from being writeable (bit fields become read only). r/w/l read / write / lockable bit(s). these bi ts can be read and written. additionally there is a bit (which may or may not be a bit marked r/w/l) that, when set, prohibits this bit field from being writ eable (bit field becomes read only). r/w/s read / write / sticky bit(s). these bits can be read and written. bits are not cleared by "warm" reset, but will be reset with a cold/complete reset (for pci express related bits a cold reset is ?power good reset? as defined in the pci express* specification ). r/wsc read / write self clear bit(s). these bi ts can be read and written. when the bit is ?1?, hardware may clear the bit to ?0? based upon internal events, possibly sooner than any subsequent read could retrieve a ?1?. r/wsc/l read / write self clear / lockable bi t(s). these bits can be read and written. when the bit is ?1?, hardware may clear the bit to ?0? based upon internal events, possibly sooner than any subs equent read could retrieve a ?1?. additionally there is a bit (which may or may not be a bit marked r/w/l) that, when set, prohibits this bit field from being writeable (bit field becomes read only). r/wo write once bit(s). once written, bits with this attribute become read only. these bits can only be cleared by a reset. w write only. whose bits may be written, but will always-return zeros when read. they are used for write side effects. an y data written to these registers cannot be retrieved.
gmch register description 68 datasheet 4.2 configuration process and registers 4.2.1 platform configuration structure the dmi physically connects the gmch and the intel ich8; so, from a configuration standpoint, the dmi is logically pci bus 0. as a result, all devices internal to the gmch and the intel ich8 appear to be on pci bus 0. note: the ich8 internal lan controller does not appear on bus 0 ? it appears on the external pci bus (whose number is configurable). the system?s primary pci expansion bus is physically attached to the intel ich8 and, from a configuration perspective, appears to be a hierarchical pci bus behind a pci- to-pci bridge and therefore has a prog rammable pci bus number. the pci express graphics attach appears to system software to be a real pci bus behind a pci-to-pci bridge that is a device resident on pci bus 0. note: a physical pci bus 0 does not exist and that dmi and the internal devices in the gmch and intel ich8 logically constitute pci bus 0 to configuration software. this is shown in the figure 4-1. figure 4-1. conceptual g plat form pci configuration diagram
gmch register description datasheet 69 the gmch contains three pci devices within a single physical component. the configuration registers for the three devices are mapped as devices residing on pci bus 0. ? device 0: host bridge/dram controller. logically this appears as a pci device residing on pci bus 0. device 0 contains the standard pci header registers, pci express base address register, dram control, and configuration for the dmi and other gmch specific registers. ? device 1: host-pci express bridge. logically this appears as a ?virtual? pci-to- pci bridge residing on pci bus 0 and is compliant with pci express* specification rev 1.1. device 1 contains the standard pci-to-pci bridge registers and the standard pci express/pci configuration registers (including the pci express memory address mapping). it also contains isochronous and virtual channel controls in the pci express extended configuration space. ? device 2: internal graphics control. logically, this appears as a pci device residing on pci bus 0. physically, device 2 contains the configuration registers for 3d, 2d, and display functions. ? device 3: manageability engine device. logically, this appears as a pci device residing on pci bus 0. physically, device 3. 4.3 configuration mechanisms the processor is the originator of configuration cycles so the fsb is the only interface in the platform where these mechanisms are used. internal to the gmch transactions received through both configuration mechanisms are translated to the same format. 4.3.1 standard pci configuration mechanism the following is the mechanism for translating processor i/o bus cycles to configuration cycles. the pci specification defines a slot based "configuration space" that allows each device to contain up to 8 functions with each function containing up to 256 8-bit configuration registers. the pci specificatio n defines two bus cycles to access the pci configuration space: configuration read and configuration write. memory and i/o spaces are supported directly by the processor. configuration space is supported by a mapping mechanism implemented within the gmch. the configuration access mechanism makes use of the config_address register (at i/o address 0cf8h though 0cfbh) and confi g_data register (at i/o address 0cfch though 0cffh). to reference a configuration register a dw i/o write cycle is used to place a value into config_address that specifies the pci bus, the device on that bus, the function within the device and a specific configuration register of the device function being accessed. config_address[31] must be 1 to enable a configuration cycle. config_data then becomes a window into the four bytes of configuration space specified by the contents of config_address. any read or write to config_data will result in the gmch translating the config_address into the appropriate configuration cycle. the gmch is responsible for translating and routing the processor?s i/o accesses to the config_address and config_data regist ers to internal gmch configuration registers, dmi or pci express.
gmch register description 70 datasheet 4.3.2 pci express* enhanced configuration mechanism pci express extends the configuration space to 4096 bytes per device/function as compared to 256 bytes allowed by pci specification revision 2.3. pci express configuration space is divided into a pci 2.3 compatible region, which consists of the first 256b of a logical device?s configuration space and a pci express extended region which consists of the remaining configuration space. the pci compatible region can be accessed using either the standard pci configuration mechanism or using the pci express enhanced configuration mechanism described in this section. the extended configuration registers may only be accessed using the pci express enhanced configuration mechanism. to maintain compatibility with pci configuration addressing mechanisms, system software must access the extended configuration space using 32-bit operations (32-bit aligned) only. these 32- bit operations include byte enables allowing only appropriate bytes within the dword to be accessed. locked transactions to the pci express memory mapped configuration address space are not supported. all changes made using either access mechanism are equivalent. the pci express enhanced configuration mechanism utilizes a flat memory-mapped address space to access device configuration registers. this address space is reported by the system firmware to the operating system. there is a register, pci express*xbar, that defines the base address for the block of addresses below 4gb for the configuration space associated with busses, devices and functions that are potentially a part of the pci express root complex hierarchy. in the pci express*xbar register there exists controls to limit the size of this reserved memory mapped space. 256mb is the amount of address space required to reserve space for every bus, device, and function that could possibly exist. options for 128mb and 64mb exist in order to free up those addresses for other uses. in these cases the number of busses and all of their associated devices and functions are limited to 128 or 64 busses respectively. the pci express configuration transaction header includes an additional 4 bits (extendedregisteraddress[3:0]) between the function number and register address fields to provide indexing into the 4 kb of configuration space allocated to each potential device. for pci compatible configuration requests, the extended register address field must be all zeros. figure 4-2. memory map to pci ex press* device configuration space bus 0 bus 1 bus 255 device 0 device 1 0 0xfffff 0x1fffff 0xfffffff 0x7fff 0xffff 0xfffff located by pci express* base address device 31 function 0 function 1 0xfff 0x1fff 0x7fff function 7 pci compatible configuration space header 0x3f 0xfff pci express extended configuration space pci compatible configuration space 0xff
gmch register description datasheet 71 just the same as with pci devices, each device is selected based on decoded address information that is provided as a part of the address portion of configuration request packets. a pci express device will decode all address information fields (bus, device, function and extended address numbers) to provide access to the correct register. to access this space (steps 1, 2, 3 are done only once by bios), 1. use the pci compatible configuration mechanism to enable the pci express enhanced configuration mechanism by writing 1 to bit 0 of the pci express*xbar register. 2. use the pci compatible configuration mechanism to write an appropriate pci express base address into the pci express*xbar register 3. calculate the host address of the register you wish to set using (pci express base + (bus number * 1 mb) + (device number * 32kb) + (function number * 4 kb) + (1 b * offset within the function) = host address) 4. use a memory write or memory read cycle to the calculated host address to write or read that register. 4.4 routing configuration accesses the gmch supports two pci related interfac es: dmi and pci express. the gmch is responsible for routing pci and pci express configuration cycles to the appropriate device that is an integrated part of the gmch or to one of these two interfaces. configuration cycles to the ich8 internal devices and primary pci (including downstream devices) are routed to the ich8 via dmi. configuration cycles to both the pci express graphics pci compatibility configuration space and the pci express graphics extended configuration space are routed to the pci express graphics port device or associated link.
gmch register description 72 datasheet figure 4-3. gmch configuration cycle flow chart 4.4.1 internal device configuration accesses the gmch decodes the bus number (bits 23:16) and the device number fields of the config_address register. if the bus number field of config_address is 0, the configuration cycle is targeting a pci bus 0 device. if the targeted pci bus #0 device exists in the gmch and is not disabled, the configuration cycle is claimed by the appropriate device.
gmch register description datasheet 73 4.4.2 bridge related configuration accesses configuration accesses on pci express or dmi are pci express configuration tlps. ? bus number [7:0] is header byte 8 [7:0] ? device number [4:0] is header byte 9 [7:3] ? function number [2:0] is header byte 9 [2:0] and special fields for this type of tlp: ? extended register number [3 :0] is header byte 10 [3:0] ? register number [5:0] is header byte 11 [7:2] see the pci express specification for more information on both the pci 2.3 compatible and pci express enhanced configuration mechanism and transaction rules. 4.4.2.1 pci express* configuration accesses when the bus number of a type 1 standard pci configuration cycle or pci express enhanced configuration access matches the device 1 secondary bus number a pci express type 0 configuration tlp is genera ted on the pci express link targeting the device directly on the opposite side of the link. this should be device 0 on the bus number assigned to the pci express link (likely bus 1). the device on other side of link must be device 0. the gmch will master abort any type 0 configuration access to a non-zero device number. if there is to be more than one device on that side of the link there must be a bridge implemented in the downstream device. when the bus number of a type 1 standard pci configuration cycle or pci express enhanced configuration access is within the claimed range (between the upper bound of the bridge device?s subordinate bus number register and the lower bound of the bridge device?s secondary bus number register) but doesn't match the device 1 secondary bus number, a pci express type 1 configuration tlp is generated on the secondary side of the pci express link. pci express configuration writes: ? internally the host interface unit will translate writes to pci express extended configuration space to configuration writes on the backbone. ? writes to extended space are posted on the fsb, but non-posted on the pci express or dmi (i.e., translated to configuration writes) 4.4.2.2 dmi configuration accesses accesses to disabled gmch internal devices, bus numbers not claimed by the host-pci express bridge, or pci bus #0 devices not part of the gmch will subtractively decode to the ich8 and consequently be forwarded over the dmi via a pci express configuration tlp. if the bus number is zero, the gmch will generate a type 0 configuration cycle tlp on dmi. if the bus number is non-zero, and falls outside the range claimed by the
gmch register description 74 datasheet host-pci express bridge, the gmch will generate a type 1 configuration cycle tlp on dmi. the ich8 routes configurations accesses in a manner similar to the gmch. the ich8 decodes the configuration tlp and generates a corresponding configuration access. accesses targeting a device on pci bus 0 may be claimed by an internal device. the ich7 compares the non-zero bus number with the secondary bus number and subordinate bus number registers of its p2p bridges to determine if the configuration access is meant for primary pci, or some other downstream pci bus or pci express link. configuration accesses that are forwarded to the ich8, but remain unclaimed by any device or bridge will result in a master abort. 4.5 i/o mapped registers the gmch contains two registers that reside in the processor i/o address space ? the configuration address (config_address) register and the configuration data (config_data) register. the configuration address register enables/disables the configuration space and determines what portion of configuration space is visible through the configuration data window. 4.5.1 config_address?configuration address register i/o address: 0cf8h accessed as a dw default value: 00000000h access: r/w size: 32 bits config_address is a 32-bit register that ca n be accessed only as a dw. a byte or word reference will "pass through" the configuration address register and dmi onto the primary pci bus as an i/o cycle. the config_address register contains the bus number, device number, function number, and register number for which a subsequent configuration access is intended. bit access & default description 31 r/w 0b configuration enable (cfge): 0 = disable 1 = enable 30:24 reserved
gmch register description datasheet 75 bit access & default description 23:16 r/w 00h bus number: if the bus number is programmed to 00h the target of the configuration cycle is a pci bus #0 agent. if this is the case and the gmch is not the target (i.e. the device number is >= 2), then a dmi type 0 configuration cycle is generated. if the bus number is non-zero, and does not fall within the ranges enumerated by device 1?s secondar y bus number or subordinate bus number register, then a dmi ty pe 1 configuration cycle is generated. if the bus number is non-zero and matches the value programmed into the secondary bus number regi ster of device 1, a type 0 pci configuration cycle will be generated on pci express. if the bus number is non-zero, greater than the value in the secondary bus number register of de vice 1 and less than or equal to the value programmed into the subo rdinate bus number register of device 1 a type 1 pci configuration cycle will be generated on pci express. this field is mapped to byte 8 [7:0] of the request header format during pci express configuration cy cles and a[23:16] during the dmi type 1 configuration cycles. 15:11 r/w 00h device number: this field selects one agent on the pci bus selected by the bus number. when the bus number field is ?00? the gmch decodes the device number field. the gmch is always device number 0 for the host bridge entity, device number 1 for the host- pci express entity. therefore, wh en the bus number =0 and the device number equals 0, 1, or 2 the internal gmch devices are selected. this field is mapped to byte 6 [7:3] of the request header format during pci express configuration cycles and a [15:11] during the dmi configuration cycles. 10:8 r/w 000b function number: this field allows the configuration registers of a particular function in a multi-function device to be accessed. the gmch ignores configuration cycles to its internal devices if the function number is not equal to 0 or 1. this field is mapped to byte 6 [2:0] of the request header format during pci express configuration cy cles and a[10:8] during the dmi configuration cycles. 7:2 r/w 00h register number: this field selects one register within a particular bus, device, and function as specified by the other fields in the configuration addr ess register. this field is mapped to byte 7 [7:2] of the request header format during pci express configuration cy cles and a[7:2] during the dmi configuration cycles. 1:0 reserved
gmch register description 76 datasheet 4.5.2 config_data?configuration data register i/o address: 0cfch default value: 00000000h access: r/w size: 32 bits config_data is a 32-bit read/write window into configuration space. the portion of configuration space that is referenced by config_data is determined by the contents of config_address. bit access & default description 31:0 r/w 00000000h configuration data window (cdw): if bit 31 of config_address is 1, any i/o access to the config_data register will produce a configuration transaction using the contents of config_address to determine the bus, device, function, and offset of the register to be accessed.
gmch register description datasheet 77
dram controller registers (d0:f0) 78 datasheet 5 dram controller registers (d0:f0) 5.1 dram controller (d0:f0) the dram controller registers are in device 0 (d0), function 0 (f0). warning: address locations that are not listed are cons idered intel reserved registers locations. reads to reserved registers may return non- zero values. writes to reserved locations may cause system failures. all registers that are defined in the pci 2.3 specification, but are not necessary or implemented in this component are simply not included in this document. the reserved/unimplemented space in the pci configuration header space is not documented as such in this summary. table 5-1. dram controller re gister address map (d0:f0) address offset register symbol register name default value access 00?01h vid vendor identification 8086h ro 02?03h did device identification 29c0h ro 04?05h pcicmd pci command 0006h ro, rw 06?07h pcists pci status 0090h rwc, ro 08h rid revision identification 00h ro 09?0bh cc class code 060000h ro 0dh mlt master latency timer 00h ro 0eh hdr header type 00h ro 2c?2dh svid subsystem vendor identification 0000h rwo 2e?2fh sid subsystem identification 0000h rwo 34h capptr capabilities pointer e0h ro 40?47h pxpepbar pci express port base address 0000000000 000000h rw, ro 48?4fh mchbar gmch memory mapped register range base 0000000000 000000h rw, ro 52?53h ggc gmch graphics control register 0030h ro, rw/l 54?57h deven device enable 000003dbh ro, rw/l
dram controller registers (d0:f0) datasheet 79 address offset register symbol register name default value access 60?67h pciexbar pci express register range base address 00000000e0 000000h ro, rw, rw/l, rw/k 68?6fh dmibar root complex register range base address 0000000000 000000h ro, rw 90h pam0 programmable attribute map 0 00h ro, rw 91h pam1 programmable attribute map 1 00h ro, rw 92h pam2 programmable attribute map 2 00h ro, rw 93h pam3 programmable attribute map 3 00h ro, rw 94h pam4 programmable attribute map 4 00h ro, rw 95h pam5 programmable attribute map 5 00h ro, rw 96h pam6 programmable attribute map 6 00h ro, rw 97h lac legacy access control 00h ro, rw 98?99h remapbase remap base address register 03ffh ro, rw 9a?9bh remaplimi t remap limit address register 0000h ro, rw 9dh smram system management ram control 02h ro, rw/l, rw, rw/l/k 9eh esmramc extended system management ram control 38h rw/l, rwc, ro a0?a1h tom top of memory 0001h ro, rw/l a2?a3h touud top of upper usable dram 0000h rw/l a4?a7h gbsm graphics base of stolen memory 00000000h rw/l ,ro ac?afh tsegmb tseg memo ry base 00000000h rw/l, ro b0?b1h tolud top of low usable dram 0010h rw/l ro c8?c9h errsts error status 0000h ro, rwc/s ca?cbh errcmd error command 0000h ro, rw cc?cdh smicmd smi command 0000h ro, rw dc?dfh skpd scratchpad data 00000000h rw e0?e9h capid0 capa bility iden tifier 0000000000 0001090009 h ro
dram controller registers (d0:f0) 80 datasheet 5.1.1 vid?vendor identification b/d/f/type: 0/0/0/pci address offset: 0?1h default value: 8086h access: ro size: 16 bits this register combined with the device identification register uniquely identifies any pci device. bit access & default description 15:0 ro 8086h vendor identification number (vid): pci standard identification for intel. 5.1.2 did?device identification b/d/f/type: 0/0/0/pci address offset: 02?03h default value: see table below access: ro size: 16 bits this register combined with the vendor identification register uniquely identifies any pci device. bit access & default description 15:0 ro 29c0h device identification number (did): 29c0h = intel ? 82G35 gmch
dram controller registers (d0:f0) datasheet 81 5.1.3 pcicmd?pci command b/d/f/type: 0/0/0/pci address offset: 4?5h default value: 0006h access: ro, rw size: 16 bits since gmch device 0 does not physically re side on pci_a many of the bits are not implemented. bit access & default description 15:10 ro 00h reserved 9 ro 0b fast back-to-back enable (fb2b): this bit controls whether or not the master can do fast back-to-back write. since device 0 is strictly a target, this bit is not implemented and is hardwired to 0. 8 rw 0b serr enable (serre): this bit is a global enable bit for device 0 serr messaging. the gmch does not have an serr signal. the gmch communicates the serr condition by sending an serr message over dmi to the ich. 1= the gmch is enabled to generate serr messages over dmi for specific device 0 error conditions that are individually enabled in the errcmd and dmiuemsk registers. the error status is reported in the errsts, pcists, and dmiuest registers. 0 = the serr message is not generated by the gmch for device 0. note that this bit only controls serr messaging for the device 0. device 1 has its own serre bits to control error reporting for error conditions occurring in that device. the control bits are used in a logical or manner to enable the serr dmi message mechanism. 7 ro 0b address/data stepping enable (adstep): address/data stepping is not implemented in the gmch, an d this bit is hardwired to 0. 6 rw 0b parity error enable (perre): this bit controls whether or not the master data parity error bit in the pci status register can bet set. 0= master data parity error bit in pci status register can not be set. 1 = master data parity error bit in pci status register can be set. 5 ro 0b vga palette snoop enable (vgasnoop): the gmch does not implement this bit and it is hardwired to a 0. 4 ro 0b memory write and invalidate enable (mwie): the gmch will never issue memory write and invalidate commands. this bit is therefore hardwired to 0. 3 ro 0b reserved 2 ro 1b bus master enable (bme): the gmch is always enabled as a master on the backbone. this bit is hardwired to a 1. 1 ro 1b memory access enable (mae): the gmch always allows access to main memory. this bit is not implemented and is hardwired to 1. 0 ro 0b i/o access enable (ioae): this bit is not implemented in the gmch and is hardwired to a 0.
dram controller registers (d0:f0) 82 datasheet 5.1.4 pcists?pci status b/d/f/type: 0/0/0/pci address offset: 6?7h default value: 0090h access: rwc, ro size: 16 bits this status register reports the occurrence of error events on device 0's pci interface. since the gmch device 0 does not physically reside on pci_a many of the bits are not implemented. bit access & default description 15 rwc 0b detected parity error (dpe): 1= device received a poisoned tlp. 14 rwc 0b signaled system error (sse): software clears this bit by writing a 1 to it. 1= the gmch device 0 generated a serr message over dmi for any enabled device 0 error condition. device 0 error conditions are enabled in the pcicmd, errcmd, and dmiuemsk registers. device 0 error flags are read/reset from the pcists, errsts, or dmiuest registers. 13 rwc 0b received master abort status (rmas): software clears this bit by writing a 1 to it. 1 = gmch generated a dmi request that receives an unsupported request completion packet. 12 rwc 0b received target abort status (rtas): software clears this bit by writing a 1 to it. 1 = gmch generated a dmi request that receives a completer abort completion packet. 11 ro 0b signaled target abort status (stas): the gmch will not generate a target abort dmi completion packet or special cycle. this bit is not implemented in the gmch an d is hardwired to a 0. 10:9 ro 00b devsel timing (devt): these bits are hardwired to "00". writes to these bit positions have no affect. de vice 0 does not physically connect to pci_a. these bits are set to "00" (fast decode) so that optimum devsel timing for pci_a is not limited by the gmch. 8 rwc 0b master data parity e rror detected (dpd): 1 = this bit is set when dmi received a poisoned completion from the ich. note: this bit can only be set when the parity error enable bit in the pci command register is set. 7 ro 1b fast back-to-back (fb2b): this bit is hardwired to 1. device 0 does not physically connect to pci_a. this bit is set to 1 (indicating fast back-to-back capability) so that the optimum setting for pci_a is not limited by the gmch.
dram controller registers (d0:f0) datasheet 83 bit access & default description 6 ro 0b reserved 5 ro 0b 66 mhz capable: does not apply to pci express. hardwired to 0. 4 ro 1b capability li st (clist): this bit is hardwired to 1 to indicate to the configuration software that this device/function implements a list of new capabilities. a list of new capabilities is accessed via register capptr at configuration address offs et 34h. register capptr contains an offset pointing to the start address within configuration space of this device where the capability identification register resides. 3:0 ro 0h reserved 5.1.5 rid?revision identification b/d/f/type: 0/0/0/pci address offset: 8h default value: 00h access: ro size: 8 bits this register contains the revision number of the gmch device 0. these bits are read only and writes to this register have no effect. bit access & default description 7:0 ro 00h revision identification number (rid): this is an 8-bit value that indicates the revision identification number for the gmch device 0. refer to the intel ? g35 express chipset specification update for the value of the revision id register.
dram controller registers (d0:f0) 84 datasheet 5.1.6 cc?class code b/d/f/type: 0/0/0/pci address offset: 09?0bh default value: 060000h access: ro size: 24 bits this register identifies the basic function of the device, a more specific sub-class, and a register-specific programming interface. bit access & default description 23:16 ro 06h base class code (bcc): this is an 8-bit value that indicates the base class code for the gmch. 06h = bridge device. 15:8 ro 00h sub-class code (subcc): this is an 8-bit value that indicates the category of bridge into which the gmch falls. 00h = host bridge. 7:0 ro 00h programming interface (pi): this is an 8-bit value that indicates the programming interface of this device. this value does not specify a particular register set layout and provides no practical use for this device. 5.1.7 mlt?master latency timer b/d/f/type: 0/0/0/pci address offset: 0dh default value: 00h access: ro size: 8 bits device 0 in the gmch is not a pci master. therefore this register is not implemented. bit access & default description 7:0 ro 00h reserved
dram controller registers (d0:f0) datasheet 85 5.1.8 hdr?header type b/d/f/type: 0/0/0/pci address offset: eh default value: 00h access: ro size: 8 bits this register identifies the header layout of the configuration space. no physical register exists at this location. bit access & default description 7:0 ro 00h pci header (hdr): this field always returns 0 to indicate that the gmch is a single function device with standard header layout. reads and writes to this location have no effect. 5.1.9 svid?subsystem vendor identification b/d/f/type: 0/0/0/pci address offset: 2c?2dh default value: 0000h access: rwo size: 16 bits this value is used to identify the vendor of the subsystem. bit access & default description 15:0 rwo 0000h subsystem vendor id (subvid): this field should be programmed during boot-up to indicate the vendor of the system board. after it has been written once, it becomes read only. 5.1.10 sid?subsystem identification b/d/f/type: 0/0/0/pci address offset: 2e?2fh default value: 0000h access: rwo size: 16 bits this value is used to identify a particular subsystem. bit access & default description 15:0 rwo 0000h subsystem id (subid): this field should be programmed during bios initialization. after it has been written once, it becomes read only.
dram controller registers (d0:f0) 86 datasheet 5.1.11 capptr?capabilities pointer b/d/f/type: 0/0/0/pci address offset: 34h default value: e0h access: ro size: 8 bits the capptr provides the offset that is the pointer to the location of the first device capability in the capability list. bit access & default description 7:0 ro e0h capabilities pointer (capptr): pointer to the offset of the first capability id register block. in th is case the first capability is the product-specific capability identifier (capid0). 5.1.12 pxpepbar?pci express* egress port base address b/d/f/type: 0/0/0/pci address offset: 40?47h default value: 0000000000000000h access: rw, ro size: 64 bits this is the base address for the pci express egress port mmio configuration space. there is no physical memory within this 4kb window that can be addressed. the 4 kb reserved by this register does not alias to any pci 2.3 compliant memory mapped space. on reset, the egress port mmio configuration space is disabled and must be enabled by writing a 1 to pxpepbaren [dev 0, offset 40h, bit 0]. bit access & default description 63:36 ro 0000000h reserved 35:12 rw 000000h pci express egress port mmio base address (pxpepbar): this field corresponds to bits 35:12 of the base address pci express egress port mmio configuration space. bios will program this register resulting in a base address for a 4 kb block of contiguous memory address space. this register ensu res that a naturally aligned 4 kb space is allocated within the first 64 gb of addressable memory space. system software uses this base address to program the gmch mmio register set. 11:1 ro 000h reserved 0 rw 0b pxpepbar enable (pxpepbaren): 0 = pxpepbar is disabled an d does not claim any memory 1 = pxpepbar memory mapped a ccesses are claimed and decoded appropriately
dram controller registers (d0:f0) datasheet 87 5.1.13 mchbar?gmch memory mapped register range base b/d/f/type: 0/0/0/pci address offset: 48?4fh default value: 0000000000000000h access: rw/l, ro size: 64 bits this is the base address for the gmch memory mapped configuration space. there is no physical memory within this 16 kb wi ndow that can be addressed. the 16 kb reserved by this register does not alias to any pci 2.3 compliant memory mapped space. on reset, the gmch mmio memory ma pped configuration space is disabled and must be enabled by writing a 1 to mchbaren [dev 0, offset48h, bit 0]. bit access & default description 63:36 ro 0000000h reserved 35:14 rw 000000h gmch memory mapped base address (mchbar): this field corresponds to bits 35:14 of the base address gmch memory mapped configuration space. bios will program this register resulting in a base address for a 16 kb block of contig uous memory address space. this register ensures that a naturally aligned 16 kb space is allocated. system software uses this base a ddress to program the gmch memory mapped register set. 13:1 ro 0000h reserved 0 rw 0b mchbar enable (mchbaren): 0= mchbar is disabled and does not claim any memory 1 = mchbar memory mapped accesses are claimed and decoded appropriately
dram controller registers (d0:f0) 88 datasheet 5.1.14 ggc?gmch graphics control b/d/f/type: 0/0/0/pci address offset: 52?53h default value: 0030h access: ro, rw/l size: 16 bits bit access & default description 15:7 ro 00h reserved 6:4 rw/l 011b graphics mode select (gms): this field is used to select the amount of main memory that is pr e-allocated to support the internal graphics device in vga (non-linear) and native (linear) modes. the bios ensures that memory is pre-allocated only when internal graphics is enabled. 000 = no memory pre-allocated. device 2 (igd) does not claim vga cycles (memory and i/o), and the sub-class code field within device 2, function 0, class code register is 80h. 001 = dvmt (uma) mode, 1 mb of memory pre-allocated for frame buffer. 010 = reserved 011 = dvmt (uma) mode, 8 mb of memory pre-allocated for frame buffer. 100 = reserved 101 = reserved 110 = reserved 111 = reserved note: this register is locked and becomes read only when the d_lck bit in the smram register is set. bios requirement: bios must not set this field to 000 if ivd (bit 1 of this register) is 0. 3:2 ro 00b reserved 1 rw/l 0b igd vga disable (ivd): 0 = enable. device 2 (igd) claims vga memory and i/o cycles, the sub-class code within device 2 class code register is 00h. 1 = disable. device 2 (igd) does not claim vga cycles (memory and i/o), and the sub-class code fiel d within device 2, function 0 class code register is 80h. 0 ro 0b reserved
dram controller registers (d0:f0) datasheet 89 5.1.15 deven?device enable b/d/f/type: 0/0/0/pci address offset: 54?57h default value: 000003dbh access: ro, rw/l size: 32 bits this register allows for enabling/disabling of pci devices and functions that are within the gmch. bit access & default description 31:10 ro 00000h reserved 9 rw/l 1b me function 3 (d3f3en): 0 = bus 0 device 3 function 3 is disabled and hidden 1 = bus 0 device 3 function 3 is enabled and visible if device 3, function 0 is disabled and hidden, then device 3, function 3 is also disabled and hidden indepe ndent of the state of this bit. 8 rw/l 1b me function 2 (d3f2en): 0 = bus 0 device 3 function 2 is disabled and hidden 1 = bus 0 device 3 function 2 is enabled and visible if device 3, function 0 is disabled and hidden, then device 3, function 2 is also disabled and hidden indepe ndent of the state of this bit. 7 ro 1b reserved 6 rw/l 1b me function 0 (d3f0en): 0 = bus 0, device 3, function 0 is disabled and hidden 1 = bus 0, device 3, function 0 is enabled and visible. if this gmch does not have me capability (capid0[57] = 1), then device 3, function 0 is disabled an d hidden independent of the state of this bit. 5 ro 0b reserved 4 rw/l 1b internal graphics engine function 1 (d2f1en): 0 = bus 0, device 2, functi on 1 is disabled and hidden 1 = bus 0, device 2, function 1 is enabled and visible if device 2, function 0 is disabled and hidden, then device 2, function 1 is also disabled and hidden indepe ndent of the state of this bit. 3 rw/l 1b internal graphics engine function 0 (d2f0en): 0 = bus 0, device 2, functi on 0 is disabled and hidden 1 = bus 0, device 2, function 0 is enabled and visible
dram controller registers (d0:f0) 90 datasheet bit access & default description 2 ro 0b reserved 1 rw/l 1b pci express port (d1en): 0 = bus 0, device 1, function 0 is disabled and hidden. 1 = bus 0, device 1, function 0 is enabled and visible. 0 ro 1b host bridge (d0en): bus 0, device 0, function 0 may not be disabled and is therefore hardwired to 1. 5.1.16 pciexbar?pci express* register range base address b/d/f/type: 0/0/0/pci address offset: 60?67h default value: 00000000e0000000h access: ro, rw/l, rw/l/k size: 64 bits this is the base address for the pci express configuration space. this window of addresses contains the 4 kb of configuration space for each pci express device that can potentially be part of the pci express hierarchy associated with the gmch. there is not actual physical memory within this window of up to 256 mb that can be addressed. the actual length is determined by a field in this register. each pci express hierarchy requires a pci express base re gister. the gmch supports one pci express hierarchy. the region reserved by this register does not alias to any pci 2.3 compliant memory mapped space. for example, mchbar reserves a 16 kb space and chapadr reserves a 4 kb space both outside of pcie xbar space. they cannot be overlayed on the space reserved by pciexbar for devices 0. on reset, this register is disabled and must be enabled by writing a 1 to the enable field in this register. this base address shall be assigned on a boundary consistent with the number of buses (defined by the le ngth field in this re gister), above tolud and still within 64 bit addressable memory space. all other bits not decoded are read only 0. the pci express base address cannot be less than the maximum address written to the top of physical memory regi ster (tolud). software must ensure that these ranges do not overlap with known ranges located above tolud. software must ensure that the sum of length of enhanced configuration region + tolud + (other known ranges reserved above tolud) is not greater than the 36-bit addressable limit of 64 gb. in general system implementati on and number of pci/pci express/pci-x buses supported in the hierarchy will dictate the length of the region. bit access & default description 63:36 ro 0000000h reserved
dram controller registers (d0:f0) datasheet 91 bit access & default description 35:28 rw/l 0eh pci express base address (pciexbar): this field corresponds to bits 35:28 of the base address for pci express enhanc ed configuration space. bios will program this register resulting in a base address for a contiguous memory address space; si ze is defined by bits 2:1 of this register. this base address shall be assigned on a boundary consistent with the number of buses (defined by the length field in this register) above tolud and still within 64-bit addressable memory space. the address bits decoded depend on the length of the region defined by this register. the address used to access the pci express configuration space for a specific device can be determined as follows: pci express base address + bus number * 1 mb + device number * 32 kb + function number * 4 kb the address used to access the pc i express configuration space for device 1 in this component would be pci express base address + 0 * 1 mb + 1 * 32 kb + 0 * 4 kb = pci express base address + 32 kb. remember that this address is the beginning of the 4 kb space that contains both the pci compatible configuration space and the pci express extended co nfiguration space. 27 rw/l 0b 128 mb base address mask (128admsk): this bit is either part of the pci express base address (r/w) or part of the address mask (ro, read 0b), depending on the value of bits 2:1 in this register. 26 rw/l 0b 64 mb base address mask (64admsk): this bit is either part of the pci express base address (r/w) or part of the address mask (ro, read 0b), depending on the value of bits 2:1 in this register. 25:3 ro 000000h reserved 2:1 rw/k 00b length (length): this field describes the length of this region. enhanced configuration sp ace region/buses decoded 00 = 256 mb (buses 0?255). bits 31:28 are decoded in the pci express base address field 01 = 128 mb (buses 0?127). bits 31:27 are decoded in the pci express base address field. 10 = 64 mb (buses 0?63). bits 31:26 are decoded in the pci express base address field. 11 = reserved 0 rw 0b pciexbar enable (pciexbaren): 0 = the pciexbar register is disabled. memory read and write transactions proceed as if there were no pciexbar register. pciexbar bits 35:26 are r/w with no functionality behind them. 1 = the pciexbar register is en abled. memory read and write transactions whose address bits 31:26 match pciexbar will be translated to configuration reads and writes within the gmch.
dram controller registers (d0:f0) 92 datasheet 5.1.17 dmibar?root complex register range base address b/d/f/type: 0/0/0/pci address offset: 68?6fh default value: 0000000000000000h access: ro, rw size: 64 bits this is the base address for the root complex configuration space. this window of addresses contains the root complex register set for the pci express hierarchy associated with the gmch. there is no physic al memory within this 4 kb window that can be addressed. the 4 kb reserved by this register does not alias to any pci 2.3 compliant memory mapped space. on reset, the root complex configuration space is disabled and must be enabled by writing a 1 to dmibaren [dev 0, offset 68h, bit 0]. bit access description 63:36 ro 0000000h reserved 35:12 rw 000000h dmi base address (dmibar): this field corresponds to bits 35:12 of the base address dmi configuration space. bios will program this register resulting in a base addr ess for a 4kb block of contiguous memory address space. this register ensures that a naturally aligned 4 kb space is allocated within the first 64 gb of addressable memory space. system software uses this base address to program the dmi register set. 11:1 ro 000h reserved 0 rw 0b dmibar enable (dmibaren): 0 = dmibar is disabled and does not claim any memory 1 = dmibar memory mapped accesses are claimed and decoded appropriately
dram controller registers (d0:f0) datasheet 93 5.1.18 pam0?programmable attribute map 0 b/d/f/type: 0/0/0/pci address offset: 90h default value: 00h access: ro, rw size: 8 bits this register controls the read, write, and shadowing attributes of the bios area from 0f0000h?0fffffh. the gmch allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768 kb to 1 mb address range. seven programmable attribute map (pam) registers are used to support these features. cacheability of these areas is controlled via the mtrr registers in the p6 processor. two bits are used to specify memory attributes for each memory segment. these bits apply to both host accesses and pci initiator accesses to the pam areas. these attributes are: re ? read enable. when re = 1, the processor read accesses to the corresponding memory segment are claimed by the gmch and directed to main memory. conversely, when re = 0, the host read accesses are directed to pci_a. we ? write enable. when we = 1, the host write accesses to the corresponding memory segment are claimed by the gmch and directed to main memory. conversely, when we = 0, the host write accesses are directed to pci_a. the re and we attributes permit a memory segment to be read only, write only, read/write, or disabled. for example, if a memory segment has re = 1 and we = 0, the segment is read only. each pam register controls two regions, typically 16 kb in size. note that the gmch may hang if a pci express graphics attach or dmi originated access to read disabled or write disabled pam segments occur (due to a possible iwb to non-dram). for these reasons the following critical restriction is placed on the programming of the pam regions: at the time that a dmi or pci express graphics attach accesses to the pam region may occur, the targeted pam segment must be programmed to be both readable and writeable.
dram controller registers (d0:f0) 94 datasheet bit access & default description 7:6 ro 00b reserved 5:4 rw 00b 0f0000h?0fffffh attribute (hienable): this field controls the steering of read and write cycles that address the bios area from 0f0000h to 0fffffh. 00 = dram disabled: all accesses are directed to dmi. 01 = read only: all reads are sent to dram. all writes are forwarded to dmi. 10 = write only: all writes are sent to dram. reads are serviced by dmi. 11 = normal dram operation: all reads and writes are serviced by dram. 3:0 ro 0h reserved
dram controller registers (d0:f0) datasheet 95 5.1.19 pam1?programmable attribute map 1 b/d/f/type: 0/0/0/pci address offset: 91h default value: 00h access: ro, rw size: 8 bits this register controls the read, write, and shadowing attributes of the bios areas from 0c0000h?0c7fffh. bit access & default description 7:6 ro 00b reserved 5:4 rw 00b 0c4000h?0c7fffh attribute (hienable): this field controls the steering of read and write cycles that address the bios area from 0c4000 to 0c7fff. 00 = dram disabled: accesses are directed to dmi. 01 = read only: all reads are serviced by dram. all writes are forwarded to dmi. 10 = write only: all writes are sent to dram. reads are serviced by dmi. 11 = normal dram operation: all reads and writes are serviced by dram. 3:2 ro 00b reserved 1:0 rw 00b 0c0000h?0c3fffh attribute (loenable): this field controls the steering of read and write cycles that address the bios area from 0c0000h to 0c3fffh. 00 = dram disabled: accesses are directed to dmi. 01 = read only: all reads are serviced by dram. all writes are forwarded to dmi. 10 = write only: all writes are sent to dram. reads are serviced by dmi. 11 = normal dram operation: all reads and writes are serviced by dram.
dram controller registers (d0:f0) 96 datasheet 5.1.20 pam2?programmable attribute map 2 b/d/f/type: 0/0/0/pci address offset: 92h default value: 00h access: ro, rw size: 8 bits this register controls the read, write, and shadowing attributes of the bios areas from 0c8000h?0cffffh. bit access & default description 7:6 ro 00b reserved 5:4 rw 00b 0cc000h?0cffffh attribute (hienable): 00 = dram disabled: accesses are directed to dmi. 01 = read only: all reads are serviced by dram. all writes are forwarded to dmi. 10 = write only: all writes are sent to dram. reads are serviced by dmi. 11 = normal dram operation: all reads and writes are serviced by dram. 3:2 ro 00b reserved 1:0 rw 00b 0c8000h?0cbfffh attribute (loenable): this field controls the steering of read and write cycles that address the bios area from 0c8000h to 0cbfffh. 00 = dram disabled: accesses are directed to dmi. 01 = read only: all reads are serviced by dram. all writes are forwarded to dmi. 10 = write only: all writes are sent to dram. reads are serviced by dmi. 11 = normal dram operation: all reads and writes are serviced by dram.
dram controller registers (d0:f0) datasheet 97 5.1.21 pam3?programmable attribute map 3 b/d/f/type: 0/0/0/pci address offset: 93h default value: 00h access: ro, rw size: 8 bits this register controls the read, write, and shadowing attributes of the bios areas from 0d0000h?0d7fffh. bit access & default description 7:6 ro 00b reserved 5:4 rw 00b 0d4000h?0d7fffh attribute (hienable): this field controls the steering of read and write cycles that address the bios area from 0d4000h to 0d7fffh. 00 = dram disabled: accesses are directed to dmi. 01 = read only: all reads are serviced by dram. all writes are forwarded to dmi. 10 = write only: all writes are sent to dram. reads are serviced by dmi. 11 = normal dram operation: all reads and writes are serviced by dram. 3:2 ro 00b reserved 1:0 rw 00b 0d0000?0d3fff attribute (loenable): this field controls the steering of read and write cycles that address the bios area from 0d0000h to 0d3fffh. 00 = dram disabled: accesses are directed to dmi. 01 = read only: all reads are serviced by dram. all writes are forwarded to dmi. 10 = write only: all writes are sent to dram. reads are serviced by dmi. 11 = normal dram operation: all reads and writes are serviced by dram.
dram controller registers (d0:f0) 98 datasheet 5.1.22 pam4?programmable attribute map 4 b/d/f/type: 0/0/0/pci address offset: 94h default value: 00h access: ro, rw size: 8 bits this register controls the read, write, and shadowing attributes of the bios areas from 0d8000h?0dffffh. bit access & default description 7:6 ro 00b reserved 5:4 rw 00b 0dc000h?0dffffh attribute (hienable): this field controls the steering of read and write cycles that address the bios area from 0dc000h to 0dffffh. 00 = dram disabled: accesses are directed to dmi. 01 = read only: all reads are serviced by dram. all writes are forwarded to dmi. 10 = write only: all writes are sent to dram. reads are serviced by dmi. 11 = normal dram operation: all reads and writes are serviced by dram. 3:2 ro 00b reserved 1:0 rw 00b 0d8000h?0dbfffh attribute (loenable): this field controls the steering of read and write cycles that address the bios area from 0d8000h to 0dbfffh. 00 = dram disabled: accesses are directed to dmi. 01 = read only: all reads are serviced by dram. all writes are forwarded to dmi. 10 = write only: all writes are sent to dram. reads are serviced by dmi. 11 = normal dram operation: all reads and writes are serviced by dram.
dram controller registers (d0:f0) datasheet 99 5.1.23 pam5?programmable attribute map 5 b/d/f/type: 0/0/0/pci address offset: 95h default value: 00h access: ro, rw size: 8 bits this register controls the read, write, and shadowing attributes of the bios areas from 0e0000h?0e7fffh. bit access & default description 7:6 ro 00b reserved 5:4 rw 00b 0e4000h?0e7fffh attribute (hienable): this field controls the steering of read and write cycles that address the bios area from 0e4000h to 0e7fffh. 00 = dram disabled: accesses are directed to dmi. 01 = read only: all reads are serviced by dram. all writes are forwarded to dmi. 10 = write only: all writes are sent to dram. reads are serviced by dmi. 11 = normal dram operation: all reads and writes are serviced by dram. 3:2 ro 00b reserved 1:0 rw 00b 0e0000h?0e3fffh attribute (loenable): this field controls the steering of read and write cycles that address the bios area from 0e0000h to 0e3fffh. 00 = dram disabled: accesses are directed to dmi. 01 = read only: all reads are serviced by dram. all writes are forwarded to dmi. 10 = write only: all writes are sent to dram. reads are serviced by dmi. 11 = normal dram operation: all reads and writes are serviced by dram.
dram controller registers (d0:f0) 100 datasheet 5.1.24 pam6?programmable attribute map 6 b/d/f/type: 0/0/0/pci address offset: 96h default value: 00h access: ro, rw size: 8 bits this register controls the read, write, and shadowing attributes of the bios areas from 0e8000h?0effffh. bit access & default description 7:6 ro 00b reserved 5:4 rw 00b 0ec000h?0effffh attribute (hienable): this field controls the steering of read and write cycles that address the bios area from 0e4000h to 0e7fffh. 00 = dram disabled: accesses are directed to dmi. 01 = read only: all reads are serviced by dram. all writes are forwarded to dmi. 10 = write only: all writes are sent to dram. reads are serviced by dmi. 11 = normal dram operation: all reads and writes are serviced by dram. 3:2 ro 00b reserved 1:0 rw 00b 0e8000h?0ebfffh attribute (loenable): this field controls the steering of read and write cycles that address the bios area from 0e0000h to 0e3fffh. 00 = dram disabled: accesses are directed to dmi. 01 = read only: all reads are serviced by dram. all writes are forwarded to dmi. 10 = write only: all writes are sent to dram. reads are serviced by dmi. 11 = normal dram operation: all reads and writes are serviced by dram.
dram controller registers (d0:f0) datasheet 101 5.1.25 lac?legacy access control b/d/f/type: 0/0/0/pci address offset: 97h default value: 00h access: rw, ro, rw size: 8 bits this 8-bit register controls a fixed dram hole from 15?16 mb. bit access & default description 7 rw/l 0b hole enable (hen): this field enables a memory hole in dram space. the dram that lies "behind" this space is not remapped. 0 = no memory hole. 1 = memory hole from 15 mb to 16 mb. 6:1 ro 00000b reserved 0 rw 0b mda present (mdap): t his bit works with the vga enable bits in the bctrl register of device 1 to contro l the routing of processor initiated transactions targeting mda compatib le i/o and memory address ranges. this bit should not be set if device 1's vga enable bit is not set. if device 1's vga enable bit is not set, then accesses to io address range x3bch?x3bfh are forwarded to dmi. if the vga enable bit is set and mda is not present, then accesses to io address range x3bch?x3bfh are fo rwarded to pci express if the address is within the corresponding iobase and iolimit, otherwise they are forwarded to dmi. mda resources are defined as the following: memory: 0b0000h ? 0b7fffh i/o: 3b4h, 3b5h, 3b8h, 3b9h , 3bah, 3bfh, (including isa address aliases, a[15:10] are not used in decode) any i/o reference that includes the i/o locations listed above, or their aliases, will be forwarded to the dmi even if the reference includes i/o locations not listed above. the following table shows the behavior for all combinations of mda and vga: vgaen mdap description 0 0 a ll references to mda and vga space are routed to dmi 0 1 invalid combination 1 0 all vga and mda references are routed to pci express graphics attach. 1 1 all vga references are routed to pci express graphics attach. mda references are routed to dmi. vga and mda memory cycles can only be routed across the peg when mae (pcicmd1[1]) is set. vga and mda i/o cycles can only be routed across the peg if ioae (pcicmd1[0]) is set.
dram controller registers (d0:f0) 102 datasheet 5.1.26 remapbase?remap base address register b/d/f/type: 0/0/0/pci address offset: 98?99h default value: 03ffh access: ro, rw size: 16 bits bit access & default description 15:10 ro 000000b reserved 9:0 rw/l 3ffh remap base address [35:26] (remapbase): the value in this register defines the lower boundar y of the remap window. the remap window is inclusive of this addre ss. in the decoder a[25:0] of the remap base address are assumed to be 0s. thus, the bottom of the defined memory range will be aligned to a 64 mb boundary. when the value in this register is greater than the value programmed into the remap limit register, the remap window is disabled. note: bit 0 (address bit 26) must be a 0. 5.1.27 remaplimit?remap limit address register b/d/f/type: 0/0/0/pci address offset: 9a?9bh default value: 0000h access: ro, rw size: 16 bits bit access & default description 15:10 ro 000000b reserved 9:0 rw/l 000h remap limit address [35:26] (remaplmt): the value in this register defines the upper boundar y of the remap window. the remap window is inclusive of this addre ss. in the decoder a[25:0] of the remap limit address are assumed to be fhs. thus the top of the defined range will be one less than a 64 mb boundary. when the value in this register is less than the value programmed into the remap base register, the remap window is disabled. note: bit 0 (address bit 26) must be a 0.
dram controller registers (d0:f0) datasheet 103 5.1.28 smram?system management ram control b/d/f/type: 0/0/0/pci address offset: 9dh default value: 02h access: ro, rw/l, rw, rw/l/k size: 8 bits the smramc register controls how accesses to compatible and extended smram spaces are treated. the open, close, and lock bits function only when g_smrame bit is set to a 1. also, the open bit must be reset before the lock bit is set. bit access & default description 7 ro 0b reserved 6 rw/l 0b smm space open (d_open): when d_open=1 and d_lck=0, the smm space dram is made visible even when smm decode is not active. this is intended to help bios initialize smm space. software should ensure that d_open=1 and d_cls=1 are not set at the same time. 5 rw 0b smm space closed (d_cls): when d_cls = 1 smm space dram is not accessible to data references, even if smm decode is active. code references may still access smm sp ace dram. this will allow smm software to reference through smm space to update the display even when smm is mapped over the vga range. software should ensure that d_open=1 and d_cls=1 are not set at the same time. 4 rw/l/k 0b smm space locked (d_lck): when d_lck is set to 1 then d_open is reset to 0 and d_lck, d_ open, c_base_seg, h_smram_en, tseg_sz and tseg_en become read only. d_lck can be set to 1 via a normal configuration space write but can only be cleared by a full reset. the combination of d_lck and d_open provide convenience with security. the bios can use the d_open function to initialize smm space and then use d_lck to "lock down" smm space in the future so that no application software (or bios itself) can violate the integrity of smm space, even if the program has knowledge of the d_open function. 3 rw/l 0b global smram enable (g_smrame): if set to a 1, then compatible smram functions are enabled, providing 128 kb of dram accessible at the a0000h address while in smm (adsb with smm decode). to enable extended smram function this bit has be set to 1. refer to the section on smm for more details. once d_lck is set, this bit becomes read only. 2:0 ro 0b compatible smm space base segment (c_base_seg): this field indicates the location of smm space. smm dram is not remapped. it is simply made visible if the conditio ns are right to access smm space, otherwise the access is forwarded to dmi. since the gmch supports only the smm space between a0000 an d bffff, this field is hardwired to 010.
dram controller registers (d0:f0) 104 datasheet 5.1.29 esmramc?extended system management ram control b/d/f/type: 0/0/0/pci address offset: 9eh default value: 38h access: rw/l, rwc, ro size: 8 bits the extended smram register controls the configuration of extended smram space. the extended smram (e_smram) memory provides a write-back cacheable smram memory space that is above 1 mb. bit access & default description 7 rw/l 0b enable high smram (h_smrame): this bit controls the smm memory space location (i.e., above 1 mb or below 1 mb) when g_smrame is 1 and h_smrame is set to 1, the high smram memory space is enabled. smram accesses within the range 0feda0000h to 0fedbffffh are remapped to dram addresses within the range 000a0000h to 000bffffh. once d_lck has been set, this bit becomes read only. 6 rwc 0b invalid smram access (e_smerr): this bit is set when processor has accessed the defined memory ranges in extended smram (high memory and t-segment) while not in smm space and with the d-open bit = 0. it is software's responsibility to clear this bit. the software must write a 1 to this bit to clear it. 5 ro 1b smram cacheable (sm_cache): this bit is forced to 1 by the gmch. 4 ro 1b l1 cache enable for smram (sm_l1): this bit is forced to 1 by the gmch. 3 ro 1b l2 cache enable for smram (sm_l2): this bit is forced to 1 by the gmch. 2:1 rw/l 00b tseg size (tseg_sz): selects the size of the tseg memory block if enabled. memory from the top of dram space is partitioned away so that it may only be accessed by th e processor interface and only then when the smm bit is set in the request packet. non-smm accesses to this memory region are sent to dmi when the tseg memory block is enabled. if graphics stolen memory is placed above 4 gb, tseg base is determined as if graphics stoles memory size is 0. 00 = 1 mb tseg. (tolud ? gtt graphics memory size ? graphics stolen memory size ? 1 mb) to (tolud ? gtt graphics memory size ? graphics stol en memory size). 01 = 2 mb tseg. (tolud ? gtt graphics memory size ? graphics stolen memory size ? 2 mb) to (tolud ? gtt graphics memory size ? graphics stol en memory size). 10 = 8 mb tseg. (tolud ? gtt graphics memory size ? graphics stolen memory size ? 8 mb) to (tolud ? gtt graphics memory size ? graphics stol en memory size). 11 = reserved. once d_lck has been set, these bits becomes read only.
dram controller registers (d0:f0) datasheet 105 bit access & default description 0 rw/l 0b tseg enable (t_en): enabling of smram memory for extended smram space only. when g_smrame = 1 and tseg_en = 1, the tseg is enabled to appear in the approp riate physical address space. note that once d_lck is set, this bit becomes read only. 5.1.30 tom?top of memory b/d/f/type: 0/0/0/pci address offset: a0?a1h default value: 0001h access: ro, rw/l size: 16 bits this register contains the size of physical memory. bios determines the memory size reported to the os using this register. bit access & default description 15:10 ro 00h reserved 9:0 rw/l 001h top of memory (tom): this register reflects the total amount of populated physical memory. this is not necessarily the highest main memory address (holes may exist in main memory address map due to addresses allocated for me mory mapped i/o). these bits correspond to address bits 35:26 (64 mb granularity). bits 25:0 are assumed to be 0.
dram controller registers (d0:f0) 106 datasheet 5.1.31 touud?top of upper usable dram b/d/f/type: 0/0/0/pci address offset: a2?a3h default value: 0000h access: rw/l size: 16 bits this 16 bit register defines the top of upper usable dram. configuration software must set this value to tom minus all ep stolen memory if reclaim is disabled. if reclaim is enabled, this value must be set to (reclaim limit + 1 byte) 64 mb aligned since reclaim limit is 64 mb aligned. address bits 19:0 are assumed to be 000_0000h for the purposes of address comparison. the host interface positively decodes an address towards dram if the incoming address is less than the value programmed in this register and greater than or equal to 4 gb. bit access & default description 15:0 rw/l 0000h touud (touud): this register contains bits 35 to 20 of an address one byte above the maximum dram memory above 4 gb that is usable by the operating system. conf iguration software must set this value to tom minus all ep stolen memory if reclaim is disabled. if reclaim is enabled, this value must be set to (reclaim limit + 1 byte) 64 mb aligned since reclaim limit is 64 mb aligned. address bits 19:0 are assumed to be 000_0000h for the purposes of address comparison. the host interface posi tively decodes an address towards dram if the incoming address is less than the value programmed in this register and greater than 4 gb.
dram controller registers (d0:f0) datasheet 107 5.1.32 gbsm?graphics base of stolen memory b/d/f/type: 0/0/0/pci address offset: a4?abh default value: 0000000000000000h access: rw/l, ro size: 64 bits this register contains the base address of graphics data stolen dram memory. bios determines the base of graphics data stolen memory by subtracting the graphics data stolen memory size (pci devi ce 0, offset 52, bits 6:4) from tolud (pci device 0, offset b0h, bits 15:4). note: this register is locked and becomes read only when the d_lck bit in the smram register is set. bit access & default description 63:32 ro 00000000h reserved 31:20 rw/l 000h graphics base of stolen memory (gbsm): this register contains bits 31:20 of the base address of stolen dram memory. bios determines the base of graphics st olen memory by subtracting the graphics stolen memory size (pci de vice 0, offset 52h , bits 6:4) from tolud (pci device 0, o ffset b0h, bits 15:4). note: this register is locked and becomes read only when the d_lck bit in the smram register is set. 19:0 ro 00000h reserved 5.1.33 tsegmb?tseg memory base b/d/f/type: 0/0/0/pci address offset: ac?afh default value: 00000000h access: rw/l, ro size: 32 bits this register contains the base address of tseg dram memory. bios determines the base of tseg memory by subtracting the tseg size (pci device 0, offset 9eh, bits 2:1) from graphics gtt stolen base (pci device 0, offset a8h, bits 31:20). once d_lck has been set, these bits becomes read only. bit access & default description 31:20 rw/l 000h tesg memory base (tsegmb): this register contains bits 31:20 of the base address of tseg dram memory. bios determines the base of tseg memory by subtractin g the tseg size (pci device 0, offset 9eh, bits 2:1) and the gr aphics stolen memory size (pci device 0 offset 52 bits 6:4) from to lud (pci device 0 offset 9c bits 07:02). once d_lck has been set, these bits becomes read only. 19:0 ro 00000h reserved
dram controller registers (d0:f0) 108 datasheet 5.1.34 tolud?top of low usable dram b/d/f/type: 0/0/0/pci address offset: b0?b1h default value: 0010h access: rw/l, ro size: 16 bits this 16 bit register defines the top of low usable dram. tseg and graphics stolen memory (if below 4gb) are within the dr am space defined. from the top, gmch optionally claims 1 to 64mbs of dram for internal graphics if enabled and 1 mb, 2 mb, or 8 mb of dram for tseg if enabled. programming example : c1drb3 is set to 4 gb tseg is enabled and tseg size is set to 1 mb internal graphics is enabled and graphics mode select set to 32 mb bios knows the os requires 1 gb of pci space. bios also knows the range from fec0_0000h to ffff_ffffh is not usable by the system. this 20 mb range at the very top of addressable memory space is lost to apic. according to the above equation, tolud is originally calculated to: 4 gb = 1_0000_0000h the system memory requirements are: 4 gb (max addressable space) ? 1 gb (pci space) ? 20 mb (lost memory) = 3 gb ? 128 mb (minimum granularity) = b800_0000h since b800_0000h (pci and other system requirements) is less than 1_0000_0000h, tolud should be programmed to b80h. bit access & default description 15:4 rw/l 001h top of low usable dram (tolud): this register contains bits 31:20 of an address one byte above the maximum dram memory below 4 gb that is usable by th e operating system. address bits 31:20 programmed to 01h implies a minimum memory size of 1 mb. configuration software must set this value to the smaller of the following 2 choices: maximum amo unt memory in the system minus me stolen memory plus one byte or the minimum address allocated for pci memory. address bits 19:0 are assumed to be 0_0000h for the purposes of address comparison . the host interface positively decodes an address towards dram if the incoming address is less than the value programmed in this register. this register must be 64 mb aligned when reclaim is enabled. 3:0 ro 0000b reserved
dram controller registers (d0:f0) datasheet 109 5.1.35 errsts?error status b/d/f/type: 0/0/0/pci address offset: c8?c9h default value: 0000h access: ro, rwc/s size: 16 bits this register is used to report various error conditions via the serr dmi messaging mechanism. an serr dmi message is generated on a zero to one transition of any of these flags (if enabled by the e rrcmd and pcicmd registers). these bits are set regardless of whether or not the serr is enabled and generated. after the error processing is complete, th e error logging mechanism can be unlocked by clearing the appropriate status bit by software writing a 1 to it. bit access & default description 15:13 ro 0b reserved 12 rwc/s 0b gmch software generated event for smi (gsgesmi): this indicates the source of the smi was a device 2 software event. 11 rwc/s 0b gmch thermal sensor event for smi/sci/serr (gtse): this bit indicates that a gmch thermal sensor trip has occurred and an smi, sci or serr has been generated. the status bit is set only if a message is sent based on therma l event enables in error command, smi command and sci command regist ers. a trip point can generate one of smi, sci, or serr interru pts (two or more per event is invalid). multiple trip points can generate the same interrupt, if software chooses this mode, subsequent trips may be lost. if this bit is already set, then an interrupt message will not be sent on a new thermal sensor event. 10 ro 0b reserved 9 rwc/s 0b lock to non-dram memory flag (lckf): 1 = gmch has detected a lock oper ation to memory space that did not map into dram. 8 ro 0b reserved 7 rwc/s 0b dram throttle flag (dtf): 1 = dram throttling condition occurred. 0 = software has cleared this flag since the most recent throttling event. 6:0 ro 0s reserved
dram controller registers (d0:f0) 110 datasheet 5.1.36 errcmd?error command b/d/f/type: 0/0/0/pci address offset: ca?cbh default value: 0000h access: ro, rw size: 16 bits this register controls the gmch responses to various system errors. since the gmch does not have an serr# signal, serr me ssages are passed from the gmch to the ich over dmi. when a bit in this register is set, a serr message will be generated on dmi whenever the corresponding flag is set in the errsts register. the actual generation of the serr message is globally enabled for device 0 via the pci command register. bit access & default description 15:13 ro 000b reserved 12 rwc/s 0b gmch software generated event for smi (gsgesmi): this indicates the source of the smi was a device 2 software event. 11 rw 0b serr on gmch thermal sensor event (tseserr): 1 = the gmch generates a dmi serr special cycle when bit 11 of the errsts is set. the serr must not be enabled at the same time as the smi for the same thermal sensor event. 0 = reporting of this condition via serr messaging is disabled. 10 ro 0b reserved 9 rw 0b serr on lock to non-dram memory (lckerr): 1 = the gmch will generate a dmi serr special cycle whenever a processor lock cycle is detect ed that does not hit dram. 0 = reporting of this condition via serr messaging is disabled. 8:0 rw 0s reserved
dram controller registers (d0:f0) datasheet 111 5.1.37 smicmd?smi command b/d/f/type: 0/0/0/pci address offset: cc?cdh default value: 0000h access: ro, rw size: 16 bits this register enables various errors to generate an smi dmi special cycle. when an error flag is set in the errsts register, it can generate an serr, smi, or sci dmi special cycle when enabled in the e rrcmd, smicmd, or scicmd registers, respectively. note that one and only one message type can be enabled. bit access & default description 15:12 ro 0h reserved 11 rw 0b smi on gmch thermal sensor trip (tstsmi): 1 = a smi dmi special cycle is generated by gmch when the thermal sensor trip requires an smi. a thermal sensor trip point cannot generate more than one special cycle. 0 = reporting of this condition via smi messaging is disabled. 10:0 ro 0s reserved 5.1.38 skpd?scratchpad data b/d/f/type: 0/0/0/pci address offset: dc?dfh default value: 00000000h access: rw size: 32 bits this register holds 32 writable bits with no functionality behind them. it is for the convenience of bios and graphics drivers. bit access & default description 31:0 rw 00000000h scratchpad data (skpd): 1 dword of data storage.
dram controller registers (d0:f0) 112 datasheet 5.1.39 capid0?capability identifier b/d/f/type: 0/0/0/pci address offset: e0?e9h default value: 00000000000001090009h access: ro size: 80 bits bit access & default description 79:26 ro 0s reserved 27:24 ro 1h capid version (capidv): this field has the value 0001b to identify the first revision of the capid register definition. 23:16 ro 09h capid length (capidl): this field has the value 09h to indicate the structure length (9 bytes). 15:8 ro 00h next capability pointer (ncp): this field is hardwired to 00h indicating the end of the capabilities linked list. 7:0 ro 09h capability identifier (cap_id): this field has the value 1001b to identify the cap_id assigned by the pci sig for vendor dependent capability pointers.
dram controller registers (d0:f0) datasheet 113 5.2 mchbar the mchbar registers are offset from the mchbar base address. table 5-2 provides an address map of the registers listed by address offset in ascending order. detailed register bit descriptions follow the table. table 5-2. mchbar register address map address offset symbol register name default value access 111h chdecmisc channel decode miscellaneous 00h rw 200?01h c0drb0 channel 0 dram rank boundary address 0 0000h ro, rw 202?203h c0drb1 channel 0 dram rank boundary address 1 0000h rw, ro 204?205h c0drb2 channel 0 dram rank boundary address 2 0000h rw, ro 206?207h c0drb3 channel 0 dram rank boundary address 3 0000h rw, ro 208?209h c0dra01 channel 0 dram rank 0,1 attribute 0000h rw 20a?20bh c0dra23 channel 0 dram rank 2,3 attribute 0000h rw 250?251h c0cyctrkpchg channel 0 cyctrk pchg 0000h rw, ro 252?255h c0cyctrkact channel 0 cyctrk act 00000000h rw, ro 256?257h c0cyctrkwr channel 0 cyctrk wr 0000h rw 258?25ah c0cyctrkrd channel 0 cyctrk read 000000h rw, ro 25b?25ch c0cyctrkrefr channel 0 cyctrk refr 0000h ro, rw 260?263h c0ckectrl channel 0 cke control 00000800h ro, rw, rw 269?26eh c0refrctrl channel 0 dram refresh control 021830000 c30h rw, ro 29c?29fh c0odtctrl channel 0 odt control 00100000h ro, rw 600?601h c1drb0 channel 1 dram rank boundary address 0 0000h rw, ro 602?603h c1drb1 channel 1 dram rank boundary address 1 0000h rw, ro 604?605h c1drb2 channel 1 dram rank boundary address 2 0000h rw, ro 606?607h c1drb3 channel 1 dram rank boundary address 3 0000h rw, ro
dram controller registers (d0:f0) 114 datasheet address offset symbol register name default value access 608?609h c1dra01 channel 1 dram rank 0,1 attributes 0000h rw, 60a?60bh c1dra23 channel 1 dram rank 2,3 attributes 0000h rw 650?651h c1cyctrkpchg channel 1 cyctrk pchg 0000h ro, rw 652?655h c1cyctrkact channel 1 cyctrk act 00000000h ro, rw 656?657h c1cyctrkwr channel 1 cyctrk wr 0000h rw, 658?65ah c1cyctrkrd channel 1 cyctrk read 000000h ro, rw 660?663h c1ckectrl channel 1 cke control 00000800h rw, rw, ro 669?66eh c1refrctrl channel 1 dram refresh control 021830000 c30h rw, ro 69c?69fh c1odtctrl channel 1 odt control 00100000h ro, rw a00? a01h epc0drb0 ep channel 0 dram rank boundary address 0 0000h rw, ro a02? a03h epc0drb1 ep channel 0 dram rank boundary address 1 0000h ro, rw a04? a05h epc0drb2 ep channel 0 dram rank boundary address 2 0000h ro, rw a06? a07h epc0drb3 ep channel 0 dram rank boundary address 3 0000h rw, ro a08? a09h epc0dra01 ep channel 0 dram rank 0,1 attribute 0000h rw a0a? a0bh epc0dra23 ep channel 0 dram rank 2,3 attribute 0000h rw a19? a1ah epdcyctrkwrt pre epd cyctrk wrt pre 0000h rw, ro a1c? a1fh epdcyctrkwrt act epd cyctrk wrt act 00000000h ro, rw a20? a21h epdcyctrkwrt wr epd cyctrk wrt wr 0000h rw, ro a22? a23h epdcyctrkwrt ref epd cyctrk wrt ref 0000h ro, rw a24? a26h epdcyctrkwrt rd epd cyctrk wrt read 000000h rw a28? a33h epdckeconfig reg epd cke related configuration registers 00e000000 0h rw a2eh mememspace me memory space configuration 00h rw, ro a30?a33h epdrefconfig ep dram refresh configuration 40000c30h ro, rw
dram controller registers (d0:f0) datasheet 115 address offset symbol register name default value access cd8h tsc1 thermal sensor control 1 00h rw/l, rw, rs/wc cd9h tsc2 thermal sensor control 2 00h rw/l, ro cdah tss thermal sensor status 00h ro cdc?cdfh tsttp thermal sensor temperature trip point 00000000h ro, rw, rw/l ce2h tco thermal calibration offset 00h rw/l/k, rw/l ce4h therm1 hardware throttle control 00h rw/l, ro, rw/l/k cea?cebh tis thermal interrupt status 0000h ro, rwc cf1h tsmicmd thermal smi command 00h ro, rw f14?f17h pmsts power management status 00000000h rwc/s, ro
dram controller registers (d0:f0) 116 datasheet 5.2.1 chdecmisc?channel decode miscellaneous b/d/f/type: 0/0/0/mchbar address offset: 111h default value: 00h access: rw/l size: 8 bits this register has miscellaneous chdec/magen configuration bits. bit access & default description 7 rw/l 0b reserved 6:5 rw/l 00b enhanced mode select (enhmodesel): 00 = swap enabled for bank selects and rank selects 01 = xor enabled for bank selects and rank selects 10 = swap enabled for bank selects only 11 = reserved 4 ro 0b reserved 3 rw 0b ch1 enhanced mode (ch1_enhmode): this bit enables enhanced addressing mode of operation is enabled for ch 1. 0 = disable 1 = enable 2 rw/l 0b ch0 enhanced mode (ch0_enhmode): this bit enables enhanced addressing mode of operation is enabled for ch 0. 0 = disable 1 = enable 1 rw 0b flex memory (flxmem): this bit disables the flex mode memory configuration. 0 = enable 1 = disable 0 rw 0b me present (epprsnt): this bit indicates whether me uma is present in the system or not. 0 = not present 1 = present
dram controller registers (d0:f0) datasheet 117 5.2.2 c0drb0?channel 0 dram rank boundary address 0 b/d/f/type: 0/0/0/mchbar address offset: 200?201h default value: 0000h access: r/w, ro size: 16 bits the dram rank boundary registers define the upper boundary address of each dram rank with a granularity of 64 mb. each rank has its own single-word drb register. these registers are used to determine which chip select will be active for a given address. channel and rank map: ch 0, rank 0 = 200h ch 0, rank 1 = 202h ch 0, rank 2 = 204h ch 0, rank 3 = 206h ch 1, rank 0 = 600h ch 1, rank 1 = 602h ch 1, rank 2 = 604h ch 1, rank 3 = 606h programming guide if channel 0 is empty, all of the c0drbs are programmed with 00h. c0drb0 = total memory in ch 0, rank 0 (in 64 mb increments) c0drb1 = total memory in ch 0, rank 0 + ch 0, rank 1 (in 64 mb increments) ? if channel 1 is empty, all of the c1drbs are programmed with 00h c1drb0= total memory in ch 1, rank 0 (in 64 mb increments) c1drb1= total memory in ch 1, rank 0 + ch 1, rank 1 (in 64 mb increments) ... for flex memory mode c1drb0, c1drb1 , and c1drb2: they are also programmed similar to non-flex mode. only exception is, the drbs corresponding to the top most populated rank and higher ranks in channel 1 must be programmed with the value of the total channel 1 population plus the value of total channel 0 population (c0drb3). example: if only ranks 0 and 1 are po pulated in ch1 in flex mode, then: c1drb0 = total memory in ch 1, rank 0 (in 64mb increments) c1drb1 = c0drb3 + total me mory in ch 1, rank 0 + ch 1, rank 1 (in 64 mb increments) (rank 1 is the topmost populated rank) c1drb2 = c1drb1 c1drb3 = c1drb1 c1drb3: c1drb3 = c0drb3 + total memory in channel 1.
dram controller registers (d0:f0) 118 datasheet bit access & default description 15:10 ro 000000b reserved 9:0 r/w 000h channel 0 dram rank bound ary address 0 (c0drba0): this register defines the dram rank boundary for rank0 of channel 0 (64 mb granularity) = r0 r0 = total rank 0 memory size is 64 mb r1 = total rank 1 memory size is 64 mb r2 = total rank 2 memory size is 64 mb r3 = total rank 3 memory size is 64 mb 5.2.3 c0drb1?channel 0 dram rank boundary address 1 b/d/f/type: 0/0/0/mchbar address offset: 202?203h default value: 0000h access: r/w, ro size: 16 bits see c0drb0 register for pr ogramming information. bit access & default description 15:10 ro 000000b reserved 9:0 r/w 000h channel 0 dram rank bound ary address 1 (c0drba1): this register defines the dram rank boundary for rank1 of channel 0 (64 mb granularity) = (r1 + r0) r0 = total rank 0 memory size is 64 mb r1 = total rank 1 memory size is 64 mb r2 = total rank 2 memory size is 64 mb r3 = total rank 3 memory size is 64 mb
dram controller registers (d0:f0) datasheet 119 5.2.4 c0drb2?channel 0 dram rank boundary address 2 b/d/f/type: 0/0/0/mchbar address offset: 204?205h default value: 0000h access: ro, r/w size: 16 bits see c0drb0 register for pr ogramming information. bit access & default description 15:10 ro 000000b reserved 9:0 r/w 000h channel 0 dram rank bound ary address 2 (c0drba2): this register defines the dram rank boundary for rank2 of channel 0 (64 mb granularity) = (r2 + r1 + r0) r0 = total rank 0 memory size is 64 mb r1 = total rank 1 memory size is 64 mb r2 = total rank 2 memory size is 64 mb r3 = total rank 3 memory size is 64 mb 5.2.5 c0drb3?channel 0 dram rank boundary address 3 b/d/f/type: 0/0/0/mchbar address offset: 206?207h default value: 0000h access: r/w, ro size: 16 bits see c0drb0 register for programming information. bit access & default description 15:10 ro 000000b reserved 9:0 r/w 000h channel 0 dram rank bound ary address 3 (c0drba3): this register defines the dram rank boundary for rank3 of channel 0 (64 mb granularity) = (r3 + r2 + r1 + r0) r0 = total rank 0 memory size is 64 mb r1 = total rank 1 memory size is 64 mb r2 = total rank 2 memory size is 64 mb r3 = total rank 3 memory size is 64 mb
dram controller registers (d0:f0) 120 datasheet 5.2.6 c0dra01?channel 0 dram rank 0,1 attribute b/d/f/type: 0/0/0/mchbar address offset: 208?209h default value: 0000h access: r/w size: 16 bits the dram rank attribute registers define the page sizes/number of banks to be used when accessing different ranks. these register s should be left with their default value (all zeros) for any rank that is unpopulat ed, as determined by the corresponding cxdrb registers. each byte of information in the cxdra registers describes the page size of a pair of ranks. channel and rank map: ch 0, rank 0, 1= 208h?209h ch 0, rank 2, 3 = 20ah?20bh ch 1, rank 0, 1= 608h?609h ch 1, rank 2, 3= 60ah?60bh dra[7:0] = "00" means cfg 0 , dra[7:0] ="01" means cfg 1 .... dra[7:0] = "09" means cfg 9 and so on. table 5-3. dram rank attribute register programming cfg tech ddrx depth width row col bank row size page size 0 256mb 2 32m 8 13 10 2 256 mb 8k 1 256mb 2 16m 16 13 9 2 128 mb 4k 2 512mb 2 64m 8 14 10 2 512 mb 8k 3 512mb 2 32m 16 13 10 2 256 mb 8k 4 512mb 3 64m 8 13 10 3 512 mb 8k 5 512mb 3 32m 16 12 10 3 256 mb 8k 6 1 gb 2,3 128m 8 14 10 3 1 gb 8k 7 1 gb 2,3 64m 16 13 10 3 512 mb 8k bit access & default description 15:8 r/w 00h channel 0 dram rank-1 attributes (c0dra1): this field defines dram pagesize/number-of-banks fo r rank1 for given channel. see table 5-3 for programming. 7:0 r/w 00h channel 0 dram rank-0 attributes (c0dra0): this field defines dram page size/number-of-banks fo r rank0 for given channel. see table 5-3 for programming.
dram controller registers (d0:f0) datasheet 121 5.2.7 c0dra23?channel 0 dram rank 2,3 attribute b/d/f/type: 0/0/0/mchbar address offset: 20a?20bh default value: 0000h access: r/w size: 16 bits see c0dra01 register for programming information. bit access & default description 15:8 r/w 00h channel 0 dram rank-3 attributes (codra3): this register defines dram pagesize/number-of-ban ks for rank3 for given channel. see table 5-3 for programming. 7:0 r/w 00h channel 0 dram rank-2 attributes (codra2): this register defines dram pagesize/number-of-ban ks for rank2 for given channel. see table 5-3 for programming. 5.2.8 c0cyctrkpchg?channel 0 cyctrk pchg b/d/f/type: 0/0/0/mchbar address offset: 250?251h default value: 0000h access: rw, ro size: 16 bits this register provides channel 0 cyctrk precharge. bit access & default description 15:11 rw 00000b act to pre delayed (c0sd_cr_act_pchg): this configuration register indicates the minimum allowed spacing (in dram clocks) between the act and pre commands to the same rank-bank. this field corresponds to t ras in the ddr specification. 10:6 rw 00000b write to pre delayed (c0sd_cr_wr_pchg): this field indicates the minimum allowed spacing (in dram clocks) between the write and pre commands to the same rank-bank. this field corresponds to t wr in the ddr specification. 5:2 rw 0000b read to pre delayed (c0sd_cr_rd_pchg): this field indicates the minimum allowed spacing (in dram clocks) between the read and pre commands to the same rank-bank. 1:0 rw 00b pre to pre delayed (c0sd_cr_pchg_pchg): this field indicates the minimum allowed spacing (in dram clocks) between two pre commands to the same rank.
dram controller registers (d0:f0) 122 datasheet 5.2.9 c0cyctrkact?channel 0 cyctrk act b/d/f/type: 0/0/0/mchbar address offset: 252?255h default value: 00000000h access: rw, ro size: 32 bits this register provides ch annel 0 cyctrk activate. bit access & default description 31:28 ro 0h reserved 27:22 rw 000000b act window count (c0sd_cr_act_windowcnt): this field indicates the window duration (in dram clocks) during which the controller counts the # of activate commands wh ich are launched to a particular rank. if the number of activate co mmands launched within this window is greater than 4, then a check is implemented to block launch of further activates to this rank for the rest of the duration of this window. 21 rw 0b max act check disable (c 0sd_cr_maxact_dischk): this field disenables the check which ensures th at there are no more than four activates to a particular rank in a given window. 20:17 rw 0000b act to act delayed (c0sd_cr_act_act[): this field indicates the minimum allowed spacing (in dram clocks) between two act commands to the same rank. this field corresponds to t rrd in the ddr specification. 16:13 rw 0000b pre to act delayed (c0sd_cr_pre_act): this field indicates the minimum allowed spacing (in dram clocks) between the pre and act commands to the same rank-bank. this field corresponds to t rp in the ddr specification. 12:9 rw 0h allpre to act delay (c0sd0_cr_preall_act): from the launch of a prechargeall command wait for these many # of memory clocks before launching a activate command. this field corresponds to t pall_rp . 8:0 rw 00000000 0b ref to act delayed (c0sd_cr_rfsh_act): this configuration register indicates the minimum allowed spacing (in dram clocks) between ref and act commands to the same rank. this field corresponds to t rfc in the ddr specification.
dram controller registers (d0:f0) datasheet 123 5.2.10 c0cyctrkwr?channel 0 cyctrk wr b/d/f/type: 0/0/0/mchbar address offset: 256?257h default value: 0000h access: rw size: 16 bits this register provides channel 0 cyctrk wr. bit access & default description 15:12 rw 0h act to write delay (c0sd_cr_act_wr): this field indicates the minimum allowed spacing (in dram clocks) between the act and write commands to the same rank-bank. this field corresponds to t rcd_wr in the ddr specification. 11:8 rw 0h same rank write to write delay (c0sd_cr_wrsr_wr): this field indicates the minimum allowed spacing (in dram clocks) between two write commands to the same rank. 7:4 rw 0h different rank write to write delay (c0sd_cr_wrdr_wr): this field indicates the minimum allowed spacing (in dram clocks) between two write commands to different ranks. this field corresponds to t wr_wr in the ddr specification. 3:0 rw 0h read to wrte delay (c0sd_cr_rd_wr): this field indicates the minimum allowed spacing (in dram clocks) between the read and write commands. this field corresponds to t rd_wr .
dram controller registers (d0:f0) 124 datasheet 5.2.11 c0cyctrkrd?channel 0 cyctrk read b/d/f/type: 0/0/0/mchbar address offset: 258?25ah default value: 000000h access: rw, ro size: 24 bits this register provides channel 0 cyctrk rd. bit access & default description 23:21 ro 000b reserved 20:17 rw 0h min act to read delay (c0sd_cr_act_rd): this field indicates the minimum allowed spacing (in dram clocks) between the act and read commands to the same rank-bank. this field corresponds to t rcd_rd in the ddr specification. 16:12 rw 00000b same rank write to read delay (c0sd_cr_wrsr_rd): this field indicates the minimum allowed spacing (in dram clocks) between the write and read commands to the same rank. this field corresponds to t wtr in the ddr specification. 11:8 rw 0000b different ranks write to read delay (c0sd_cr_wrdr_rd): this field indicates the minimum allowed spacing (in dram clocks) between the write and read commands to different ranks. this field corresponds to t wr_rd in the ddr specification. 7:4 rw 0000b same rank read to read delay (c0sd_cr_rdsr_rd): this field indicates the minimum allowed spacing (in dram clocks) between two read commands to the same rank. 3:0 rw 0000b different ranks read to read delay (c0sd_cr_rddr_rd): this field indicates the minimum allowed spacing (in dram clocks) between two read commands to different ranks. this field corresponds to t rd_rd . 5.2.12 c0cyctrkrefr?channel 0 cyctrk refr b/d/f/type: 0/0/0/mchbar address offset: 25b?25ch default value: 0000h access: ro, rw size: 16 bits this register provides ch annel 0 cyctrk refresh. bit access & default description 15:13 ro 000b reserved 12:9 rw 0000b same rank pall to ref dela y (c0sd_cr_pchgall_rfsh): this field indicates the minimum allowed spacing (in dram clocks) between the pre-all and ref commands to the same rank. 8:0 rw 000000000b same rank ref to ref delay (c0sd_cr_rfsh_rfsh): this field indicates the minimum allowed spacing (in dram clocks) between two ref commands to same ranks.
dram controller registers (d0:f0) datasheet 125 5.2.13 c0ckectrl?channel 0 cke control b/d/f/type: 0/0/0/mchbar address offset: 260?263h default value: 00000800h access: ro, rw size: 32 bits this register provides cke controls for channel 0 bit access & default description 31:30 rw 00b number of clocks from internal odt command start that odt read safe will be assert ed (sd0_cr_odt_rdsafe): number of clocks from internal odt command start that odt read safe will be asserted 29:28 rw 00b number of clocks from internal odt command start that odt write safe will be asserted (sd0_cr_odt_wrsafe): number of clocks from internal odt command start that odt write safe will be asserted 27 rw 0b start the self-refresh exit sequence (sd0_cr_srcstart): this field indicates the request to start the self-refresh exit sequence. 26:24 rw 000b cke pulse width requir ement in high phase (sd0_cr_cke_pw_hl_safe): this field indicates cke pulse width requirement in high phase. this field corresponds to t cke ( high ) in the ddr specification. 23 rw 0b rank 3 population (s d0_cr_rankpop3): 1 = rank 3 populated 0 = rank 3 not populated 22 rw 0b rank 2 population (s d0_cr_rankpop2): 1 = rank 2 populated 0 = rank 2 not populated 21 rw 0b rank 1 population (s d0_cr_rankpop1): 1 = rank 1 populated 0 = rank 1 not populated 20 rw 0b rank 0 population (s d0_cr_rankpop0): 1 = rank 0 populated 0 = rank 0 not populated 19:17 rw 000b cke pulse width requir ement in low phase (sd0_cr_cke_pw_lh_safe): this field indicates cke pulse width requirement in low phase. this field corresponds to t cke (low) in the ddr specification. 16 rw 0b enable cke toggle for pdn entr y/exit (sd0_cr_pdn_enable): this bit indicates that the toggling of ckes (for pdn entry/exit) is enabled.
dram controller registers (d0:f0) 126 datasheet bit access & default description 15 rw 0b read odt not always safe (sd0_cr_rdodtnas): internal read odt to cs is not always safe. setting this bit selects the delay (programmable) in the odt read safe register field. 14 rw 0b write odt not always safe (sd0_cr_wrodtnas): internal write odt to cs is not always safe. setting this bit selects the delay (programmable) in the odt write safe register field. 13:10 rw 0010b minimum power-down exit to non-read command spacing (sd0_cr_txp): this field indicates the minimum number of clocks to wait following assertion of cke before issuing a non-read command. 0000?0001 = reserved 0010?1001 = 2?9clocks 1010?1111 = reserved 9:1 rw 00000000 0b self refresh exit count (sd0_cr_slfrfsh_exit_cnt): this field indicates the self refresh exit count. (program to 255). this field corresponds to t xsnr /t xsrd in the ddr specification. 0 rw 0b indicates only 1 dimm popula ted (sd0_cr_singledimmpop): this bit, when set, indicates that only 1 dimm is populated. 5.2.14 c0refrctrl?channel 0 dram refresh control b/d/f/type: 0/0/0/mchbar address offset: 269?26eh default value: 021830000c30h access: rw, ro size: 48 bits this register provides settings to configure the dram refresh controller. bit access & default description 47:42 ro 00h reserved 41:37 rw 10000b direct rcomp quiet window (dirquiet): this field indicates the amount of refresh_tick events to wait before the service of rcomp request in non-default mode of independent rank refresh. 36:32 rw 11000b indirect rcomp quiet window (indirquiet): this field indicates the amount of refresh_tick events to wait before the service of rcomp request in non-default mode of independent rank refresh. 31:27 rw 00110b rcomp wait (rcompwait): this field indicates the amount of refresh_tick events to wait before the service of rcomp request in non-default mode of independent rank refresh. 26 rw 0b reserved
dram controller registers (d0:f0) datasheet 127 bit access & default description 25 rw 0b refresh counter enable (refcnten): this bit is used to enable the refresh counter to count during times that dram is not in self- refresh, but refreshes are not enabled. such a condition may occur due to need to reprogram dimms following dram controller switch. this bit has no effect when refresh is enabled (i.e., there is no mode where refresh is enabled but the counter does not run). thus, in conjunction with bit 23 refen, the modes are: refen:refcnten description 0:0 normal refresh disable 0:1 refresh disabled, but counter is accumulating refreshes. 1:x normal refresh enable 24 rw 0b all rank refresh (allrkref): this configuration bit enables (by default) that all the ranks are refreshed in a staggered/atomic fashion. if set, the ranks are refreshed in an independent fashion. 23 rw 0b refresh enable (refen): 0 = disabled 1 = enabled 22 rw 0b ddr initialization done (initdone): indicates that ddr initialization is complete. 0 = not done 1 = done 21:20 rw 00b reserved 19:18 rw 00b dram refresh panic watermark (refpanicwm): when the refresh count exceeds this level, a refresh request is launched to the scheduler and the dref_panic flag is set. 00 = 5 01 = 6 10 = 7 11 = 8 17:16 rw 00b dram refresh high watermark (refhighwm): when the refresh count exceeds this level, a refresh request is launched to the scheduler and the dref_high flag is set. 00 = 3 01 = 4 10 = 5 11 = 6
dram controller registers (d0:f0) 128 datasheet bit access & default description 15:14 rw 00b dram refresh low watermark (reflowwm): when the refresh count exceeds this level, a refresh request is launched to the scheduler and the dref_low flag is set. 00 = 1 01 = 2 10 = 3 11 = 4 13:0 rw 001100001 10000b refresh counter time out value (reftimeout): program this field with a value that will provide 7.8 us at the memory clock frequency. at various memory clock frequencies this results in the following values: 266 mhz -> 820h 333 mhz -> a28h 400 mhz -> c30h 5.2.15 c0odtctrl?channel 0 odt control b/d/f/type: 0/0/0/mchbar address offset: 29c?29fh default value: 00100000h access: ro, rw size: 32 bits this register provides odt controls. bit access & default description 31:24 ro 00h reserved 23:20 rw 0001b mch odt latency (sd0_cr_modtl): delay from cs# to gmch odt assertion. 0000 = reserved 0001?1100 = 1?12 clocks 1101?1111 = reserved 19:17 rw 0000b cas latency (sd0_cr_casl): (for cas latency) this configuration register indicates the cas latency of the memory population. also, termed as sdram to cas latency. 000 = 3 memory clocks 001 = 4 memory clocks ? 111 = 10 memory clocks 16:0 ro 00h reserved
dram controller registers (d0:f0) datasheet 129 5.2.16 c1drb0?channel 1 dram rank boundary address 0 b/d/f/type: 0/0/0/mchbar address offset: 600?601h default value: 0000h access: rw, ro size: 16 bits the operation of this register is detailed in the description for register c0drb0. bit access & default description 15:10 ro 000000b reserved 9:0 rw/l 000h channel 1 dram rank bound ary address 0 (c1drba0): see c0drb0 register. in flex mode this is the topmost populated rank in channel 1, program this value to be cumulative of ch0 drb3. 5.2.17 c1drb1?channel 1 dram rank boundary address 1 b/d/f/type: 0/0/0/mchbar address offset: 602?603h default value: 0000h access: rw, ro size: 16 bits the operation of this register is detailed in the description for register c0drb0. bit access & default description 15:1 0 ro 000000b reserved 9:0 rw/l 000h channel 1 dram rank bound ary address 1 (c1drba1): see c0drb1 register. in flex mode this is the topmost populated rank in channel 1, program this value to be cumulative of ch0 drb3.
dram controller registers (d0:f0) 130 datasheet 5.2.18 c1drb2?channel 1 dram rank boundary address 2 b/d/f/type: 0/0/0/mchbar address offset: 604?605h default value: 0000h access: rw, ro size: 16 bits the operation of this register is detailed in the description for register c0drb0. bit access & default description 15:10 ro 000000b reserved 9:0 rw/l 000h channel 1 dram rank bound ary address 2 (c1drba2): see c0drb2 register. in flex mode this is the topmost populated rank in channel 1, program this value to be cumulative of ch0 drb3. 5.2.19 c1drb3?channel 1 dram rank boundary address 3 b/d/f/type: 0/0/0/mchbar address offset: 606?607h default value: 0000h access: rw, ro size: 16 bits the operation of this register is detailed in the description for register c0drb0. bit access & default description 15:10 ro 000000b reserved 9:0 rw/l 000h channel 1 dram rank bound ary address 3 (c1drba3): see c0drb3 register. in flex mode this is the topmost populated rank in channel 1, program this value to be cumulative of ch0 drb3
dram controller registers (d0:f0) datasheet 131 5.2.20 c1dra01?channel 1 dram rank 0,1 attributes b/d/f/type: 0/0/0/mchbar address offset: 608?609h default value: 0000h access: rw size: 16 bits the operation of this register is detailed in the description for register c0dra01. bit access & default description 15:8 rw/l 00h channel 1 dram rank-1 attributes (c1dra1): see c0dra1 register. 7:0 rw/l 00h channel 1 dram rank-0 attributes (c1dra0): see c0dra0 register. 5.2.21 c1dra23?channel 1 dram rank 2,3 attributes b/d/f/type: 0/0/0/mchbar address offset: 60a?60bh default value: 0000h access: rw size: 16 bits the operation of this register is detailed in the description for register c0dra01. bit access & default description 15:8 rw/l 00h channel 1 dram rank-3 attributes (c1dra3): see c0dra3 register. 7:0 rw/l 00h channel 1 dram rank-2 attributes (c1dra2): see c0dra2 register.
dram controller registers (d0:f0) 132 datasheet 5.2.22 c1cyctrkpchg?channel 1 cyctrk pchg b/d/f/type: 0/0/0/mchbar address offset: 650?651h default value: 0000h access: ro, rw size: 16 bits this register provides cha nnel 1 cyctrk precharge. bit access & default description 15:11 rw 00000b act to pre delayed (c1sd_cr_act_pchg): this configuration register indicates the minimum allowed spacing (in dram clocks) between the act and pre commands to the same rank-bank. 10:6 rw 00000b write to pre delayed (c1sd_cr_wr_pchg): this field indicates the minimum allowed spacing (in dram clocks) between the write and pre commands to the same rank-bank. this field corresponds to t wr in the ddr specification. 5:2 rw 0000b read to pre delayed (c1sd_cr_rd_pchg): this field indicates the minimum allowed spacing (in dram clocks) between the read and pre commands to the same rank-bank 1:0 rw 00b pre to pre delayed (c1sd_cr_pchg_pchg): this field indicates the minimum allowed spacing (in dram clocks) between two pre commands to the same rank.
dram controller registers (d0:f0) datasheet 133 5.2.23 c1cyctrkact?channel 1 cyctrk act b/d/f/type: 0/0/0/mchbar address offset: 652?655h default value: 00000000h access: ro, rw size: 32 bits this register provides channel 1 cyctrk act. bit access & default description 31:28 ro 0h reserved 27:22 rw 000000b act window count (c1sd_cr_act_windowcnt): this field indicates the window duration (in dram clocks) during which the controller counts the # of activate commands wh ich are launched to a particular rank. if the number of activate co mmands launched within this window is greater than 4, then a check is implemented to block launch of further activates to this rank for the rest of the duration of this window. 21 rw 0b max act check disable (c 1sd_cr_maxact_dischk): this field disenables the check which ensures th at there are no more than four activates to a particular rank in a given window. 20:17 rw 0000b act to act delayed (c1sd_cr_act_act[): this field indicates the minimum allowed spacing (in dram clocks) between two act commands to the same rank. this field corresponds to t rrd in the ddr specification. 16:13 rw 0000b pre to act delayed (c1sd_cr_pre_act): this field indicates the minimum allowed spacing (in dram clocks) between the pre and act commands to the same rank-bank:12:9r/w0000bpre-all to act delayed (c1sd_cr_preall_act): this configuration register indicates the minimum allowed spacing (in dram clocks) between the pre-all and act commands to the same rank. this field corresponds to t rp in the ddr specification. 12:9 rw 0h allpre to act delay (c1sd_cr_preall_act): from the launch of a prechargeall command wait for these many # of memory clocks before launching a activate command. this field corresponds to t pall_rp . 8:0 rw 00000000 0b ref to act delayed (c1sd_cr_rfsh_act): this field indicates the minimum allowed spacing (in dram clocks) between ref and act commands to the same rank. this field corresponds to t rfc in the ddr specification.
dram controller registers (d0:f0) 134 datasheet 5.2.24 c1cyctrkwr?channel 1 cyctrk wr b/d/f/type: 0/0/0/mchbar address offset: 656?657h default value: 0000h access: rw size: 16 bits this register provides channel 1 cyctrk wr. bit access & default description 15:12 rw 0h act to write delay (c1sd_cr_act_wr): this field indicates the minimum allowed spacing (in dram clocks) between the act and write commands to the same rank-bank. this field corresponds to t rcd_wr in the ddr specification. 11:8 rw 0h same rank write to write delayed (c1sd_cr_wrsr_wr): this field indicates the minimum allowed spacing (in dram clocks) between two write commands to the same rank. 7:4 rw 0h different rank write to write delay (c1sd_cr_wrdr_wr): this field indicates the minimum allowed spacing (in dram clocks) between two write commands to different ranks. this field corresponds to t wr_wr in the ddr specification. 3:0 rw 0h read to wrte delay (c1sd_cr_rd_wr): this field indicates the minimum allowed spacing (in dram clocks) between the read and write commands. this field corresponds to t rd_wr .
dram controller registers (d0:f0) datasheet 135 5.2.25 c1cyctrkrd?channel 1 cyctrk read b/d/f/type: 0/0/0/mchbar address offset: 658?65ah default value: 000000h access: ro, rw size: 24 bits this is the channel 1 cyctrk read register. bit access & default description 23:20 ro 0h reserved 19:16 rw 0h min act to read delayed (c1sd_cr_act_rd): this field indicates the minimum allowed spacing (in dram clocks) between the act and read commands to the same rank-bank. this field corresponds to t rcd_rd in the ddr specification. 15:11 rw 00000b same rank write to read delayed (c1sd_cr_wrsr_rd): this field indicates the minimum allowed spacing (in dram clocks) between the write and read commands to the same rank. this field corresponds to t wtr in the ddr specification. 10:8 rw 0000b different ranks write to read delayed (c1sd_cr_wrdr_rd): this field indicates the minimum allowed spacing (in dram clocks) between the write and read commands to different ranks. this field corresponds to t wr_rd in the ddr specification. 7:4 rw 0000b same rank read to read delayed (c1sd_cr_rdsr_rd): this field indicates the minimum allowed spacing (in dram clocks) between two read commands to the same rank. 3:0 rw 0000b different ranks read to read delayed (c1sd_cr_rddr_rd): this configuration register indicates the minimum allowed spacing (in dram clocks) between two read commands to different ranks. this field corresponds to t rd_rd .
dram controller registers (d0:f0) 136 datasheet 5.2.26 c1ckectrl?channel 1 cke control b/d/f/type: 0/0/0/mchbar address offset: 660?663h default value: 00000800h access: rw/l, rw, ro size: 32 bits this register provides channel 1 cke controls. bit access & default description 31:30 rw 00b number of clocks from internal odt command start that odt read safe will be asse rted (sd1_cr_odt_rdsafe): number of clocks from internal odt command start that odt read safe will be asserted 29:28 rw 00b number of clocks from internal odt command start that odt read safe will be asse rted (sd1_cr_odt_wrsafe): number of clocks from internal odt command start that odt write safe will be asserted 27 rw 0b start the self-refresh exit sequence (sd1_cr_srcstart): this field indicates the request to start the self-refresh exit sequence. 26:24 rw 000b cke pulse width requir ement in high phase (sd1_cr_cke_pw_hl_safe): this field indicates cke pulse width requirement in high phase. this field corresponds to t cke (high) in the ddr specification. 23 rw 0b rank 3 population (s d1_cr_rankpop3): 1 = rank 3 populated 0 = rank 3 not populated. 22 rw 0b rank 2 population (s d1_cr_rankpop2): 1 = rank 2 populated 0 = rank 2 not populated 21 rw 0b rank 1 population (s d1_cr_rankpop1): 1 = rank 1 populated 0 = rank 1 not populated. 20 rw 0b rank 0 population (s d1_cr_rankpop0): 1 = rank 0 populated 0 = rank 0 not populated 19:17 rw 000b cke pulse width requir ement in low phase (sd1_cr_cke_pw_lh_safe): this configuration register indicates cke pulse width requirement in lo w phase. this field corresponds to t cke (low) in the ddr specification. 16 rw 0b enable cke toggle for pdn entr y/exit (sd1_cr_pdn_enable): this configuration bit indicates that the toggling of ckes (for pdn entry/exit) is enabled.
dram controller registers (d0:f0) datasheet 137 bit access & default description 15 rw 0b read odt not always safe (sd1_cr_rdodtnas): internal read odt to cs is not always safe. setting this bit selects the delay (programmable) in the odt read safe register field. 14 rw 0b write odt not always safe (sd1_cr_wrodtnas): internal write odt to cs is not always safe. setting this bit selects the delay (programmable) in the odt write safe register field. 13:10 rw 0010b minimum powerdown exit to non-read command spacing (sd1_cr_txp): this configuration register indicates the minimum number of clocks to wait following assertion of cke before issuing a non-read command. 1010?1111 = reserved. 0010?1001 = 2-9 clocks 0000?0001 = reserved. 9:1 rw 000000000b self refresh exit count (sd1_cr_slfrfsh_exit_cnt): this configuration register indicate s the self refresh exit count. (program to 255). this field corresponds to t xsnr /t xsrd in the ddr specification. 0 rw 0b indicates only 1 dimm popula ted (sd1_cr_singledimmpop): this bit, when set, indicates that only 1 dimm is populated. 5.2.27 c1refrctrl?channel 1 dram refresh control b/d/f/type: 0/0/0/mchbar address offset: 669?66eh default value: 021830000c30h access: rw, ro size: 48 bits this register provides settings to configure the dram refresh controller. bit access & default description 47:42 ro 00h reserved 41:37 rw 10000b direct rcomp quiet window (dirquiet): this configuration setting indicates the amount of refre sh_tick events to wait before the service of rcomp request in non-default mode of independent rank refresh. 36:32 rw 11000b indirect rcomp quiet window (indirquiet): this configuration setting indicates the amount of refre sh_tick events to wait before the service of rcomp request in non-default mode of independent rank refresh. 31:27 rw 00110b rcomp wait (rcompwait): this configuration setting indicates the amount of refresh_tick events to wait before the service of rcomp request in non-default mode of independent rank refresh.
dram controller registers (d0:f0) 138 datasheet bit access & default description 26 ro 0b reserved 25 rw 0b refresh counter enable (refcnten): this bit is used to enable the refresh counter to count during times that dram is not in self-refresh, but refreshes are not enabled. such a condition may occur due to need to reprogram dimms following dram controller switch. this bit has no effect when refresh is enabled (i.e., there is no mode where refresh is enabled but the counter does not run). thus, in conjunction with bit 23 refen, the modes are: refen:refcnten description 0:0 normal refresh disable 0:1 refresh disabled, but counter is accumulating refreshes. 1:x normal refresh enable 24 rw 0b all rank refresh (allrkref): this configuration bit enables (by default) that all the ranks are refresh ed in a staggered/atomic fashion. if set, the ranks are refreshed in an independent fashion. 23 rw 0b refresh enable (refen): refresh is enabled. 0 = disabled 1 = enabled 22 rw 0b ddr initialization done (initdone): indicates that ddr initialization is complete. 0 = not done 1 = done 21:20 ro 00b reserved 19:18 rw 00b dram refresh panic watermark (refpanicwm): when the refresh count exceeds this level, a refresh request is launched to the scheduler and the dref_panic flag is set. 00 = 5 01 = 6 10 = 7 11 = 8 17:16 rw 00b dram refresh high watermark (refhighwm): when the refresh count exceeds this level, a refresh request is launched to the scheduler and the dref_high flag is set. 00 = 3 01 = 4 10 = 5 11 = 6
dram controller registers (d0:f0) datasheet 139 bit access & default description 15:14 rw 00b dram refresh low watermark (reflowwm): when the refresh count exceeds this level, a refresh request is launched to the scheduler and the dref_low flag is set. 00 = 1 01 = 2 10 = 3 11 = 4 13:0 rw 00110000 110000b refresh counter time out value (reftimeout): program this field with a value that will provide 7.8 us at the memory clock frequency. at various memory clock frequencies this results in the following values: 266 mhz -> 820h 333 mhz -> a28h 400 mhz -> c30h 5.2.28 c1odtctrl?channel 1 odt control b/d/f/type: 0/0/0/mchbar address offset: 69c?69fh default value: 00000000h access: ro, rw size: 32 bits this register provides odt controls. bit access & default description 31:24 ro 00000h reserved 23:20 rw 0001b mch odt latency (sd1_cr_modtl): delay from cs# to gmch odt assertion. 0000 = reserved 0001?1100 = 1?12 clocks 1101?1111 = reserved 19:17 rw 000b cas latency (sd1_cr_casl): (for cas latency) this configuration register indicates the cas latency of the memory population. also, termed as sdram to cas latency. 000 = 3 memory clocks 001 = 4 memory clocks ? 111 = 10 memory clocks 16:0 rw 00000000h reserved
dram controller registers (d0:f0) 140 datasheet 5.2.29 epc0drb0?me channel 0 dram rank boundary address 0 b/d/f/type: 0/0/0/mchbar address offset: a00?a01h default value: 0000h access: r/w, ro size: 16 bits bit access & default description 15:10 ro 000000b reserved 9:0 r/w 000h channel 0 dram rank bound ary address 0 (c0drba0): 5.2.30 epc0drb1?me channel 0 dram rank boundary address 1 b/d/f/type: 0/0/0/mchbar address offset: a02?a03h default value: 0000h access: ro, rw size: 16 bits see c0drb0 register. bit access & default description 15:10 ro 000000b reserved 9:0 rw 000h channel 0 dram rank bound ary address 1 (c0drba1):
dram controller registers (d0:f0) datasheet 141 5.2.31 epc0drb2? me channel 0 dram rank boundary address 2 b/d/f/type: 0/0/0/mchbar address offset: a04?a05h default value: 0000h access: ro, rw size: 16 bits see c0drb0 register. bit access & default description 15:10 ro 000000b reserved 9:0 rw 000h channel 0 dram rank boundar y address 2 (c0drba2): 5.2.32 epc0drb3? me channel 0 dram rank boundary address 3 b/d/f/type: 0/0/0/mchbar address offset: a06?a07h default value: 0000h access: rw, ro size: 16 bits see c0drb0 register. bit access & default description 15:10 ro 000000b reserved 9:0 rw 000h channel 0 dram rank boundar y address 3 (c0drba3):
dram controller registers (d0:f0) 142 datasheet 5.2.33 epc0dra01?me channel 0 dram rank 0,1 attribute b/d/f/type: 0/0/0/mchbar address offset: a08?a09h default value: 0000h access: rw size: 16 bits the dram rank attribute registers define the page sizes/number of banks to be used when accessing different ranks. these register s should be left with their default value (all zeros) for any rank that is unpopulat ed, as determined by the corresponding cxdrb registers. each byte of information in the cxdra registers describes the page size of a pair of ranks. channel and rank map: ch0 rank0, 1: 108h ? 109h ch0 rank2, 3: 10ah ? 10bh ch1 rank0, 1: 188h ? 189h ch1 rank2, 3: 18ah ? 18bh bit access & default description 15:8 rw 00h channel 0 dram rank-1 attributes (c0dra1): this field defines dram pagesize/number-of-banks for rank1 for given channel. 7:0 rw 00h channel 0 dram rank-0 attributes (c0dra0): this field defines dram pagesize/number-of-banks for rank0 for given channel. 5.2.34 epc0dra23?me channel 0 dram rank 2,3 attribute b/d/f/type: 0/0/0/mchbar address offset: a0a?a0bh default value: 0000h access: rw size: 16 bits see c0dra01 register. bit access & default description 15:8 rw 00h channel 0 dram rank-3 attributes (c0dra3): this field defines dram pagesize/number-of-banks fo r rank3 for given channel. 7:0 rw 00h channel 0 dram rank-2 attributes (c0dra2): this field defines dram pagesize/number-of-banks fo r rank2 for given channel.
dram controller registers (d0:f0) datasheet 143 5.2.35 epdcyctrkwrtpre?epd cyctrk wrt pre b/d/f/type: 0/0/0/mchbar address offset: a19?a1ah default value: 0000h access: rw, ro size: 16 bits this register provides ep d cyctrk wrt pre status. bit access & default description 15:11 rw 00000b act to pre delayed (c0sd_cr_act_pchg): this field indicates the minimum allowed spacing (in dram clocks) between the act and pre commands to the same rank-bank 10:6 rw 00000b write to pre delayed (c0sd_cr_wr_pchg): this field indicates the minimum allowed spacing (in dram clocks) between the write and pre commands to the same rank-bank 5:2 rw 0000b read to pre delayed (c0sd_cr_rd_pchg): this field indicates the minimum allowed spacing (in dram clocks) between the read and pre commands to the same rank-bank 1:0 ro 00b reserved 5.2.36 epdcyctrkwrtact?epd cyctrk wrt act b/d/f/type: 0/0/0/mchbar address offset: a1c?a1fh default value: 00000000h access: ro, rw size: 32 bits this register provides ep d cyctrk wrt act status. bit access & default description 31:21 ro 000h reserved 20:17 rw 0000b act to act delayed (c0sd_cr_act_act[): this field indicates the minimum allowed spacing (in dram clocks) between two act commands to the same rank. 16:13 rw 0000b pre to act delayed (c0sd_cr_pre_act): this field indicates the minimum allowed spacing (in dram clocks) between the pre and act commands to the same rank-bank:12:9r/w0000bpre-all to act delayed (c0sd_cr_preall_act): this field indicates the minimum allowed spacing (in dram clocks) between the pre-all and act commands to the same rank. 12:9 ro 0h reserved 8:0 rw 00000000 0b ref to act delayed (c0sd_cr_rfsh_act): this field indicates the minimum allowed spacing (in dram clocks) between ref and act commands to the same rank.
dram controller registers (d0:f0) 144 datasheet 5.2.37 epdcyctrkwrtwr?epd cyctrk wrt wr b/d/f/type: 0/0/0/mchbar address offset: a20?a21h default value: 0000h access: rw, ro size: 16 bits this register provides ep d cyctrk wrt wr status. bit access & default description 15:12 rw 0h act to write delay (c0sd_cr_act_wr): this configuration register indicates the minimum allowed spacing (in dram clocks) between the act and write commands to the same rank-bank. 11:8 rw 0h same rank write to write delayed (c0sd_cr_wrsr_wr): this configuration register indicates the minimum allowed spacing (in dram clocks) between two write commands to the same rank. 7:4 ro 0h reserved 3:0 rw 0h same rank write to read delay (c0sd_cr_rd_wr): this configuration register indicates the minimum allowed spacing (in dram clocks) between the write and read commands to the same rank 5.2.38 epdcyctrkwrtrd?epd cyctrk wrt read b/d/f/type: 0/0/0/mchbar address offset: a24?a26h default value: 000000h access: rw size: 24 bits bios optimal default 000h this register provides ep d cyctrk wrt rd status. bit access & default description 23:23 ro 0h reserved 22:20 rw 000b epdunit dqs slave dll enable to read safe (epdsdll2rd): this field provides the setting for read command safe from the point of enabling the slave dlls. 19:18 ro 0h reserved 17:14 rw 0h min act to read delayed (c0sd_cr_act_rd): this field indicates the minimum allowed spacing (in dram clocks) between the act and read commands to the same rank-bank.
dram controller registers (d0:f0) datasheet 145 bit access & default description 13:9 rw 00000b same rank read to write delayed (c0sd_cr_wrsr_rd): this field indicates the minimum allowed spacing (in dram clocks) between the read and write commands. 8:6 ro 0h reserved 5:3 rw 000b same rank read to read delayed (c0sd_cr_rdsr_rd): this field indicates the minimum allowed spacing (in dram clocks) between two read commands to the same rank. 2:0 ro 0h reserved 5.2.39 epdckeconfigreg?epd cke related configuration register b/d/f/type: 0/0/0/mchbar address offset: a28?a2ch default value: 00e0000000h access: rw size: 40 bits bios optimal default 0h this register provides cke related configuration for epd. bit access & default description 39:35 rw 00000b epdunit txpdll count (epdtxpdll): this field specifies the delay from precharge power down exit to a command that requires the dram dll to be operational. the commands are read/write. 34:32 rw 000b epdunit txp count (epdcketxp): this field specifies the timing requirement for active power down ex it or fast exit pre-charge power down exit to any command or slow exit pre-charge power down to non-dll (rd/wr/odt) command. 31:29 rw 111b mode select (sd0_cr_sms): this field indicates the mode in which the controller is operating in. 111 = indicates normal mode of operation, else special mode of operation. 28:27 rw 00b epdunit emrs command select. (epdemrssel): emrs mode to select bank address. 01 = emrs 10 = emrs2 11 = emrs3 26:24 rw 000b cke pulse width requir ement in high phase (sd0_cr_cke_pw_hl_safe): this field indicates cke pulse width requirement in high phase.
dram controller registers (d0:f0) 146 datasheet bit access & default description 23:20 rw 0h one-hot active rank population (ep_scr_actrank): this field indicates the active rank in a one hot manner 19:17 rw 000b cke pulse width requirement in low phase (sd0_cr_cke_pw_lh_safe): this field indicates cke pulse width requirement in low phase. 16:15 ro 0h reserved 14 rw 0b epdunit mpr mo de (epdmpr): mpr read mode 1 = mpr mode 0 = normal mode 13 rw 0b epdunit power down enable for odt rank (epdoapden): configuration to enable the odt ranks to dynamically enter power down. 1 = enable active power down. 0 = disable active power down. 12 rw 0b epdunit power down enable for active rank (epdaapden): configuration to enable the active rank to dynamically enter power down. 1 = enable active power down. 0 = disable active power down. 11:10 ro 0h reserved 9:1 rw 00000000 0b self refresh exit count (sd0_cr_slfrfsh_exit_cnt): this field indicates the self refresh exit count. (program to 255) 0 rw 0b indicates only 1 rank enab led (sd0_cr_singledimmpop): this field indicates that only 1 rank is enabled.
dram controller registers (d0:f0) datasheet 147 5.2.40 mememspace?me memory space configuration b/d/f/type: 0/0/0/mchbar address offset: a2eh default value: 00h access: r/w, ro size: 8 bits this register provides settings to enable the me memory space and define the size of ep memory if enabled. bit access & default description 7:5 ro 000b reserved 4:0 r/w 00000b me-uma(sx) region size (exrs): these bits are written by firmware to indicate the desired size of me-uma(sx) memory region. this is done prior to bring up core power and allowing bios to initialize memory. within channel 0 ddr, the physical base address for meuma(sx) will be determined by: me-uma(sx)base = c0drb3 ? exrs this forces the me-uma(sx) region to always be positioned at the top of the memory populated in channel 0. the approved sizes for me- uma(sx) are values between 0000b (0mb, no me-uma(sx) region) and 10000b (16 mb me ? uma(sx) region)
dram controller registers (d0:f0) 148 datasheet 5.2.41 epdrefconfig?ep dram refresh configuration b/d/f/type: 0/0/0/mchbar address offset: a30?a33h default value: 40000c30h access: ro, rw size: 32 bits this register provides settings to configure the epd refresh controller. bit access & default description 31 ro 0b reserved 30:29 rw 10b epdunit refresh count addition for self refresh exit. (epdref4sr): configuration indicating the number of additional refreshes that needs to be added to the refresh request count after exiting self refresh. typical value is to add 2 refreshes. 00 = add 0 refreshes 01 = add 1 refreshes 10 = add 2 refreshes 11 = add 3 refreshes 28 rw 0b refresh counter enable (refcnten): this bit is used to enable the refresh counter to count during times that dram is not in self- refresh, but refreshes are not enabled. such a condition may occur due to need to reprogram dimms following dram controller switch. this bit has no effect when refresh is enabled (i.e. there is no mode where refresh is enabled but the counter does not run). thus, in conjunction with bit 23 refen, the modes are: refen:refcnten description 0:0 normal refresh disable 0:1 refresh disabled, but counter is accumulating refreshes. 1:x normal refresh enable 27 rw 0b refresh enable (refen): 0 = disabled 1 = enabled 26 rw 0b ddr initialization done (initdone): indicates that ddr initialization is complete. 0 = not done 1 = done
dram controller registers (d0:f0) datasheet 149 bit access & default description 25:22 ro 0000b reserved 21:18 rw 0000b dram refresh high watermark (refhighwm): when the refresh count exceeds this level, a refresh request is launched to the scheduler and the dref_high flag is set. 0000 = 0 0001 = 1 ....... 1000 = 8 17:14 rw 0000b dram refresh low watermark (reflowwm): when the refresh count exceeds this level, a refresh request is launched to the scheduler and the dref_low flag is set. 0000 = 0 0001 = 1 ....... 1000 = 8 13:0 rw 00110000 110000b refresh counter time out value (reftimeout): program this field with a value that will provide 7.8 us at the memory clock frequency. at various memory clock frequencies this results in the following values: 266 mhz -> 820h 333 mhz -> a28h 400 mhz -> c30h
dram controller registers (d0:f0) 150 datasheet 5.2.42 tsc1?thermal sensor control 1 b/d/f/type: 0/0/0/mchbar address offset: cd8h default value: 00h access: rw/l, rw, rs/wc size: 8 bits this register controls the operation of the thermal sensor. bits 7:1 of this register are reset to their defaults by cl_pwrok. bit 0 is reset to its default by pltrst#. bit access & default description 7 rw/l 0b thermal sensor enable (tse): this bit enables power to the thermal sensor. lockable via tco bit 7. 0 = disabled 1 = enabled 6 ro 0b reserved 5:2 rw 0000b digital hysteresis amount (dha): this bit determines whether no offset, 1 lsb, 2... 15 is used for hysteresis for the trip points. 0000 = digital hysteresis disabled, no offset added to trip temperature 0001 = offset is 1 lsb added to each trip temperature when tripped ... 0110 = ~3.0 c (recommended setting) ... 1110 = added to each trip temperature when tripped 1111 = added to each trip temperature when tripped 1 ro 0b reserved 0 rs/wc 0b in use (iu): software semaphore bit. after a full gmch reset, a read to this bit returns a 0. after the first read, subsequent reads will return a 1. a write of a 1 to this bit will reset the next read value to 0. writing a 0 to this bit has no effect. software can poll this bit until it reads a 0, and will then own the usage of the thermal sensor. this bit has no other effect on th e hardware, and is only used as a semaphore among various independ ent software threads that may need to use the thermal sensor. software that reads this register but does not intend to claim exclusive access of the thermal sensor must write a one to this bit if it reads a 0, in order to allow other software threads to claim it.
dram controller registers (d0:f0) datasheet 151 5.2.43 tsc2?thermal sensor control 2 b/d/f/type: 0/0/0/mchbar address offset: cd9h default value: 00h access: rw/l, ro size: 8 bits this register controls the operation of the thermal sensor. all bits in this register are reset to their defaults by cl_pwrok. bit access & default description 7:4 ro 0h reserved 3:0 rw/l 0h thermometer mode enab le and rate (te): these bits enable the thermometer mode functions and set the thermometer controller rate. the trip points (catastrophic and hot) will all operate using the programmed trip points and thermometer mode rate. note: during boot, all other thermometer mode registers (except lock bits) should be prog rammed appropriately before enabling the thermometer mode. lockable via tco bit 7. 0000 = thermometer mode disabled 0100 = enabled, 2048 clock mode (normal thermometer mode operation) - provides ~7.68us settling time @ 266mhz - provides ~6.14us settling time @ 333mhz - provides ~5.12us settling time @ 400mhz 0101 = enabled, 3072 clock mode 0110 = enabled, 4096 clock mode 0111 = enabled, 6144 clock mode - provides ~23.1us settling time @ 266mhz - provides ~18.5us settling time @ 333mhz - provides ~15.4us settling time @ 400mhz all other bit encodings are reserved note: the settling time for dac and thermal diode is between 2 and 5 micro-seconds. to meet this requirement the se value must be programmed to be 5 micro-seconds or more. recommendation is to use 0100 setting.
dram controller registers (d0:f0) 152 datasheet 5.2.44 tss?thermal sensor status b/d/f/type: 0/0/0/mchbar address offset: cdah default value: 00h access: ro size: 8 bits this read only register provides trip point and other status of the thermal sensor. all bits in this register are reset to their defaults by cl_pwrok. bit access & default description 7 ro 0b catastrophic trip indicator (cti): 1 = internal thermal sensor temper ature is above the catastrophic setting. 6 ro 0b hot trip indicator (hti): 1 = internal thermal sensor temperature is above the hot setting. 5:0 ro 0s reserved 5.2.45 tsttp?thermal sensor temperature trip point b/d/f/type: 0/0/0/mchbar address offset: cdc?cdfh default value: 00000000h access: ro, rw, rw/l size: 32 bits this register sets the target values for the trip points. all bits in this register are reset to their defaults by cl_pwrok. bit access & default description 31:16 ro 0000h reserved 15:8 rw/l 00h hot trip point setting (htps): sets the target value for the hot trip point. lockable via tco bit 7. 7:0 rw/l 00h catastrophic trip point setting (ctps): sets the target for the catastrophic trip point. see al so tst[direct dac connect test enable]. lockable via tco bit 7.
dram controller registers (d0:f0) datasheet 153 5.2.46 tco?thermal calibration offset b/d/f/type: 0/0/0/mchbar address offset: ce2h default value: 00h access: rw/l/k, rw/l size: 8 bits bit 7 is reset to its default by pltrst#. bits 6:0 are reset to their defaults by cl_pwrok. bit access & default description 7 rw/l/k 0b lock bit for catastrophic (lbc): this bit, when written to a 1, locks the catastrophic programming interface, including bits 7:0 of this register and bits 15:0 of tsttp, bits 1,7 of tsc 1, bits 3:0 of tsc 2, bits 4:0 of tsc 3, and bits 0,7 of ts t. this bit may only be set to a 0 by a hardware reset (pltrst#). writing a 0 to this bit has no effect. 6:0 rw/l 00h calibration offset (co): this field contains the current calibration offset for the thermal sensor dac in puts. the calibration offset is a twos complement signed number wh ich is added to the temperature counter value to help generate the final value going to the thermal sensor dac. this register is load ed by the hardware from fuses that are blown during test. this field is read/write, but should be kept at its default value as programmed by the fuses in the part. note for tco operation: while this is a seven-bit field, the 7th bit is sign extended to 9 bits for tco operation. the range of 00h to 3fh corresponds to 0 0000 0000 to 0 0011 1111. the range of 41h to 7fh corresponds to 1 1100 001 (i.e., negative 3fh) to 1 1111 1111 (i.e., negative 1), respectively.
dram controller registers (d0:f0) 154 datasheet 5.2.47 therm1?hardware throttle control b/d/f/type: 0/0/0/mchbar address offset: ce4h default value: 00h access: rw/l, ro, rw/l/k size: 8 bits all bits in this register are reset to their defaults by pltrst#. bit access & default description 7:4 ro 00h reserved 3 rw/l 00h halt on catastrophic (hoc): 0 = continue to toggle clocks when the catastrophic sensor trips. 1 = all clocks are disabled when the catastrophic sensor trips. a system reset is required to bring the system out of a halt from the thermal sensor. 2:1 ro 00b reserved 0 rw/l/k 00h hardware throttling lock bit (htl): this bit locks bits 7:0 of this register. 0 = the register bits are unlocked. 1 = the register bits are locked. it may only be set to a 0 by a hardware reset. writing a 0 to this bit has no effect. 5.2.48 tis?thermal interrupt status b/d/f/type: 0/0/0/mchbar address offset: cea?cebh default value: 0000h access: ro, rwc size: 16 bits this register is used to report if the temperature is rising or falling past the hot trip point. after an smi# is asserted by the hot trip point, sw can examine the current state of the thermal zones by examining the tss. software must write a 1 to clear the status bits in this register. following scenario is possible. an interrupt is initiated on a rising temperature trip, the appropriate dmi cycles are generated, and eventually the software services the interrupt and sees a rising temperature trip as the cause in the status bits for the interrupts. assume that the software then goes and clears the local interrupt status bit in the tis register for that trip event. it is possible at this point that a falling temperature trip event occurs before the software has had the time to clear the global interrupts status bit. but since software has already looked at the status register before this event happened, software may not clear the local status flag for this event.
dram controller registers (d0:f0) datasheet 155 therefore, after the global interrupt is clea red by software, software must look at the instantaneous status in the tss register. all bits in this register are reset to their defaults by pltrst#. bit access & default description 15:10 ro 00h reserved 9 rwc 0b was catastrophic thermal sensor interrupt event (wctsie): 1 = indicates that a catastrophic thermal sensor trip based on a higher to lower temperature transition thru the trip point 0 = no trip for this event 8 rwc 0b was hot thermal sensor interrupt event (whtsie): 1 = indicates that a hot thermal sensor trip based on a higher to lower temperature transition thru the trip point 0 = no trip for this event 7:5 ro 00b reserved 4 rwc 0b catastrophic thermal sensor interrupt event (ctsie): 1 = indicates that a catastrophic thermal sensor trip event occurred based on a lower to higher temperature transition thru the trip point. 0 = no trip for this event software must write a 1 to clear this status bit. 3 rwc 0b hot thermal sensor interrupt event (htsie): 1 = indicates that a hot thermal sensor trip event occurred based on a lower to higher temperature transition thru the trip point. 0 = no trip for this event software must write a 1 to clear this status bit. 2:0 ro 00b reserved
dram controller registers (d0:f0) 156 datasheet 5.2.49 tsmicmd?thermal smi command b/d/f/type: 0/0/0/mchbar address offset: cf1h default value: 00h access: ro, rw size: 8 bits this register selects specific errors to gene rate a smi dmi special cycle, as enabled by the device 0 smi error command register [smi on gmch thermal sensor trip]. all bits in this register are reset to their defaults by pltrst#. bit access & default description 7:2 ro 00h reserved 1 rw 0b smi on gmch hot thermal sensor trip (smghtst): 1 = does not mask the generation of an smi dmi special cycle on a hot thermal sensor trip. 0 = disable reporting of this condition via smi messaging. 0 ro 0b reserved
dram controller registers (d0:f0) datasheet 157 5.2.50 pmsts?power management status b/d/f/type: 0/0/0/mchbar address offset: f14?f17h default value: 00000000h access: rwc/s, ro size: 32 bits this register is reset by pwrok only. bit access & default description 31:9 ro 000000h reserved 8 rwc/s 0b warm reset occurred (wro): set by the pmunit whenever a warm reset is received, and cleared by pwrok=0. 0 = no warm reset occurred. 1 = warm reset occurred. bios requirement: bios can check and clear this bit whenever executing post code. this way bios knows that if the bit is set, then the pmsts bits [1:0] must also be set, and if not bios needs to power-cycle the platform. 7:2 ro 00h reserved 1 rwc/s 0b channel 1 in self-refresh (c1sr): set by power management hardware after channel 1 is placed in self refresh as a result of a power state or a reset warn sequence. cleared by power management hard ware before starting channel 1 self refresh exit sequence initiated by a power management exit. cleared by the bios by writing a 1 in a warm reset (reset# asserted while pwrok is asserted) exit sequence. 0 = channel 1 not ensured to be in self refresh. 1 = channel 1 in self refresh. 0 rwc/s 0b channel 0 in self-refresh (c0sr): set by power management hardware after channel 0 is placed in self refresh as a result of a power state or a reset warn sequence. cleared by power management hard ware before starting channel 0 self refresh exit sequence initiated by a power management exit. cleared by the bios by writing a 1 in a warm reset (reset# asserted while pwrok is asserted) exit sequence. 0 = channel 0 not ensured to be in self refresh. 1 = channel 0 in self refresh.
dram controller registers (d0:f0) 158 datasheet 5.3 mpbar table 5-4. epbar register address map address offset symbol register name default value access 44?47h epesd me element self description 00000201h ro, rwo 50?53h eple1d controller link entry 1 description 01000000h ro, rwo 58?5fh eple1a controller link entry 1 address 0000000000 000000h ro, rwo 60?63h eple2d controller link entry 2 description 02000002h ro, rwo 68?6fh eple2a controller link entry 2 address 0000000000 008000h ro 5.3.1 epesd?ep element self description b/d/f/type: 0/0/0/pxpepbar address offset: 44?47h default value: 00000201h access: ro, rwo size: 32 bits this register provides information about the root complex element containing this link declaration capability. bit access & default description 31:24 ro 00h port number (pn): this field specifies the port number associated with this element with respect to the component that contains this element. a value of 00h indicates to configuration software that this is the default express port. 23:16 rwo 00h component id (cid): this field indicates identifies the physical component that contains this root complex element. 15:8 ro 0sh number of link entries (nle): this field indicates the number of link entries following the element self description. this field reports 2 (one each for peg and dmi). 7:4 ro 0h reserved 3:0 ro 1h element type (et): this field indicates the type of the root complex element. value of 1h repr esents a port to system memory.
dram controller registers (d0:f0) datasheet 159 5.3.2 eple1d?controller link entry 1 description b/d/f/type: 0/0/0/pxpepbar address offset: 50?53h default value: 01000000h access: ro, rwo size: 32 bits this register provides the first part of a li nk entry which declares an internal link to another root complex element. bit access & default description 31:24 ro 01h target port nu mber (tpn): specifies the port number associated with the element targeted by this link entry (dmi). the target port number is with respect to the component that contains this element as specified by the target component id. 23:16 rwo 00h target component id (tcid): this field indicates the physical or logical component that is targeted by this link entry. 15:2 ro 0000h reserved 1 ro 0b link type (ltyp): this field indicates that the link points to memory- mapped space (for rcrb). the link address specifies the 64-bit base address of the target rcrb. 0 rwo 0b link valid (lv): 0 = link entry is not valid and will be ignored. 1 = link entry specifies a valid link. 5.3.3 eple1a? controller link entry 1 address b/d/f/type: 0/0/0/pxpepbar address offset: 58?5fh default value: 0000000000000000h access: ro, rwo size: 64 bits this register provides the second part of a link entry which declares an internal link to another root complex element. bit access & default description 63:32 ro 0s reserved 31:12 rwo 0s link address (la): this field contains the memory mapped base address of the rcrb that is the target element (dmi) for this link entry. 11:0 ro 0s reserved
dram controller registers (d0:f0) 160 datasheet 5.3.4 eple2d? controller link entry 2 description b/d/f/type: 0/0/0/pxpepbar address offset: 60?63h default value: 02000002h access: ro, rwo size: 32 bits this register provides the first part of a li nk entry which declares an internal link to another root complex element. bit access & default description 31:24 ro 02h target port nu mber (tpn): this field specifies the port number associated with the element targeted by this link entry (peg). the target port number is with respect to the component that contains this element as specified by the target component id. 23:16 rwo 00h target component id (tcid): this field indicates the physical or logical component that is targeted by this link entry. a value of 0 is reserved. component ids start at 1. this value is a mirror of the value in the component id field of all elements in this component. 15:2 ro 0s reserved 1 ro 1b link type (ltyp): this field indicates that the link points to configuration space of the integrat ed device which controls the x16 root port. the link address specifies the conf iguration address (segment, bus, device, function) of the target root port. 0 rwo 0b link valid (lv): 0 = link entry is not valid and will be ignored. 1 = link entry specifies a valid link.
dram controller registers (d0:f0) datasheet 161 5.3.5 eple2a?ep link entry 2 address b/d/f/type: 0/0/0/pxpepbar address offset: 68?6fh default value: 0000000000008000h access: ro size: 64 bits this register provides the second part of a link entry which declares an internal link to another root complex element. bit access & default description 63:28 ro 0s reserved 27:20 ro 0s bus number (busn): 19:15 ro 00001b device number (devn): target for this link is pci express x16 port (device 1). 14:12 ro 000b function number (funn): 11:0 ro 0s reserved
pci express* registers (d1:f0) 162 datasheet 6 pci express* registers (d1:f0) device 1 (d1), function 0 (f0) contains the controls associated with the pci express x16 root port that is the intended to attach as the point for external graphics. it also functions as the virtual pci-to-pci bridge. warning: when reading the pci express "conceptual" registers such as this, you may not get a valid value unless the register value is stable. the pci express* specification defines two types of reserved bits. reserved and preserved: 1. reserved for future rw implementations; software must preserve value read for writes to bits. 2. reserved and zero: reserved for future r/wc/s implementations; software must use 0 for writes to bits. unless explicitly documented as reserved and zero, all bits marked as reserved are part of the reserved and preserved type, which have historically been the typical definition for reserved. note: most (if not all) control bits in this device cannot be modified unless the link is down. software is required to first disable the link, then program the registers, and then re- enable the link (which will cause a full-retrain with the new settings). table 6-1. pci express* re gister address map (d1:f0) address offset register symbol register name default value access 00?01h vid1 vendor identification 8086h ro 02?03h did1 device identification 29c1h ro 04?05h pcicmd1 pci command 0000h ro, rw 06?07h pcists1 pci status 0010h ro, rwc 08h rid1 revision identification 00h ro 09?0bh cc1 class code 060400h ro 0ch cl1 cache line size 00h rw 0eh hdr1 header type 01h ro 18h pbusn1 primary bus number 00h ro 19h sbusn1 secondary bus number 00h rw 1ah subusn1 subordinate bus number 00h rw 1ch iobase1 i/o base address f0h rw, ro
pci express* registers (d1:f0) datasheet 163 address offset register symbol register name default value access 1d iolimit1 i/o limit address 00h rw, ro 1e?1fh ssts1 secondary status 0000h rwc, ro 20?21h mbase1 memory base address fff0h rw, ro 22?23h mlimit1 memory limit address 0000h rw, ro 24?25h pmbase1 prefetchable memo ry base address fff1h rw, ro 26?27h pmlimit1 prefetchable memory limit address 0001h rw, ro 28?2bh pmbaseu1 prefetchable memory base address 00000000h rw, 2c?2fh pmlimitu1 prefetchable memory limit address 00000000h rw 34h capptr1 capabilities pointer 88h ro 3ch intrline1 interrupt line 00h rw 3dh intrpin1 interrupt pin 01h ro 3e?3fh bctrl1 bridge control 0000h ro, rw 80?83h pm_capid1 power manageme nt capabilitie s c8039001h ro 84?87h pm_cs1 power management control/status 00000000h ro, rw/s, rw 88?8bh ss_capid subsystem id and vendor id capabilities 0000800dh ro 8c?8fh ss subsystem id and subsystem vendor id 00008086h rwo 90?91h msi_capid message signaled interrupts capability id a005h ro 92?93h mc message control 0000h rw, ro 94?97h ma message address 00000000h rw, ro 98?99h md message data 0000h rw a0?a1h peg_capl pci express-g capability list 0010h ro a2?a3h peg_cap pci express-g capabilities 0141h ro, rwo a4?a7h dcap device capabilities 00008000h ro a8?a9h dctl device control 0000h ro, rw aa?abh dsts device status 0000h ro, rwc ac?afh lcap link ca pabilities 02014d01h ro, rwo b0?b1h lctl link control 0000h ro, rw, rw/sc b2?b3h lsts link status 1001h ro
pci express* registers (d1:f0) 164 datasheet address offset register symbol register name default value access b4?b7h slotcap slot ca pabilities 00 040000h rwo, ro b8?b9h slotctl slot control 01c0h ro, rw ba?bbh slotsts slot status 0000h ro, rwc bc?bdh rctl root control 0000h ro, rw c0? c3h rsts root status 00000000h ro, rwc ec? efh peglc pci express-g legacy control 00000000h rw, ro 100?103h vcech virtual channel enhanced capability header 14010002h ro 104?107h pvccap1 port vc capab ility register 1 00000000h ro 108?10bh pvccap2 port vc capab ility register 2 00000000h ro 10c?10dh pvcctl port vc control 0000h ro, rw 110?113h vc0rcap vc0 resource capability 00000000h ro 114?117h vc0rctl vc0 resource control 800000ffh ro, rw 11a?11bh vc0rsts vc0 resource status 0002h ro 140?143h rcldech root complex link declaration enhanced 00010005h ro 144?147h esd element self description 02000100h ro, rwo 150?153h le1d link entry 1 description 00000000h ro, rwo 158?15fh le1a link entry 1 address 000000000 0000000h ro, rwo 218?21fh pegssts pci express-g sequence status 000000000 0000fffh ro
pci express* registers (d1:f0) datasheet 165 6.1 pci express* configuration register details (d1:f0) 6.1.1 vid1?vendor identification b/d/f/type: 0/1/0/pci address offset: 00?01h default value: 8086h access: ro size: 16 bits this register, combined with the device identification register, uniquely identify any pci device. bit access & default description 15:0 ro 8086h vendor identification (vid1): pci standard identification for intel. 6.1.2 did1?device identification b/d/f/type: 0/1/0/pci address offset: 02?03h default value: 29c1h access: ro size: 16 bits this register, combined with the vendor identification register, uniquely identifies any pci device. bit access & default description 15:8 ro 29h device identification number (did1(ub)): identifier assigned to the gmch device 1 (virtual pci-to -pci bridge, pci express graphics port). 7:4 ro 8h device identification number (did1(hw)): identifier assigned to the gmch device 1 (virtual pci-to -pci bridge, pci express graphics port) 3:0 ro 1h device identification number (did1(lb)): identifier assigned to the gmch device 1 (virtual pci-to -pci bridge, pci express graphics port).
pci express* registers (d1:f0) 166 datasheet 6.1.3 pcicmd1?pci command b/d/f/type: 0/1/0/pci address offset: 04?05h default value: 0000h access: ro, rw size: 16 bits bit access & default description 15:11 ro 00h reserved 10 rw 0b inta assertion disable (intaad): this bit 0nly affects interrupts generated by the device (pci inta from a pme or hot plug event) controlled by this command register. it does not affect upstream msis, upstream pci inta?intd assert and de-assert messages. 0 = this device is permitted to generate inta interrupt messages. 1 = this device is prevented from generating interrupt messages. any inta emulation interrupts already asserted must be de-asserted when this bit is set. 9 ro 0b fast back-to-back enable (fb2b): not applicable or implemented. hardwired to 0. 8 rw 0b serr# message enable (serre1): controls device 1 serr# messaging. the gmch communicates the serr# condition by sending an serr message to the ich. this bi t, when set, enables reporting of non-fatal and fatal errors detected by the device to the root complex. note that errors are reported if enabled either through this bit or through the pci express specific bits in the device control register. 0 = the serr message is generated by the gmch for device 1 only under conditions enabled individu ally through the device control register. 1 = the gmch is enabled to generate serr messages which will be sent to the ich for specific device 1 error conditions generated/detected on the primary side of the virtual pci to pci bridge (not those received by th e secondary side). the status of serrs generated is reported in the pcists1 register. 7 ro 0b reserved : not applicable or implemented. hardwired to 0. 6 rw 0b parity error response enable (perre): this bit controls whether or not the master data parity error bit in the pci status register can bet set. 0 = master data parity error bit in pci status register can not be set. 1 = master data parity error bit in pci status register can be set. 5 ro 0b vga palette snoop (vgaps): not applicable or implemented. hardwired to 0. 4 ro 0b memory write and invalidate enable (mwie): not applicable or implemented. hardwired to 0.
pci express* registers (d1:f0) datasheet 167 bit access & default description 3 ro 0b special cycle enable (sce): not applicable or implemented. hardwired to 0. 2 rw 0b bus master enable (bme): this bit controls the ability of the peg port to forward memory and io read /write requests in the upstream direction. this bit does not affect forwarding of completions from the primary interface to the secondary interface. 0 = this device is prevented from making memory or io requests to its primary bus. note that according to pci specification, as msi interrupt messages are in-band memory writes, disabling the bus master enable bit prevents this device from generating msi interrupt messages or passing them from its secondary bus to its primary bus. upstream memory writes/reads, i/o writes/reads, peer writes/reads, and msis will all be treated as invalid cycles. writes are forwarded to memory address 000c_0000h with byte enables de-asserted. reads will be forwarded to memory address 000c_0000h and will return unsupported request status (or master abort) in its completion packet. 1 = this device is allowed to issue requests to its primary bus. completions for previously issued memory read requests on the primary bus will be issued when the data is available. 1 rw 0b memory access enable (mae): 0 = all of device 1's memory space is disabled. 1 = enable the memory and pre-fetchable memory address ranges defined in the mbase1, mlimit 1, pmbase1, and pmlimit1 registers. 0 rw 0b io access enable (ioae): 0 = all of device 1's i/o space is disabled. 1 = enable the i/o address rang e defined in the iobase1, and iolimit1 registers.
pci express* registers (d1:f0) 168 datasheet 6.1.4 pcists1?pci status b/d/f/type: 0/1/0/pci address offset: 06?07h default value: 0010h access: ro, rwc size: 16 bits this register reports the occurrence of error conditions associated with primary side of the "virtual" host-pci express bridge embedded within the gmch. bit access & default description 15 ro 0b detected parity error (dpe): not applicable or implemented. hardwired to 0. parity (generating poisoned tlps) is not supported on the primary side of this device (error forwarding is not performed). 14 rwc 0b signaled system error (sse): this bit is set when this device sends an serr due to detecting an err_fatal or err_nonfatal condition and the serr enable bit in the command register is 1. both received (if enabled by bctrl1[1]) and internally detected error messages affect this field. 13 ro 0b received master abort status (rmas): not applicable or implemented. hardwired to 0. the concept of a master abort does not exist on primary side of this device. 12 ro 0b received target abort status (rtas): not applicable or implemented. hardwired to 0. the concept of a target abort does not exist on primary side of this device. 11 ro 0b signaled target abort status (stas): not applicable or implemented. hardwired to 0. the concept of a target abort does not exist on primary side of this device. 10:9 ro devselb timing (devt): this device is not the subtractively decoded device on bus 0. this bit field is therefore hardwired to 00 to indicate that the device uses the fastest possible decode. 8 ro 0b master data parity error (pmdpe): because the primary side of the peg's virtual pci-to-pci bridge is integrated with the gmch functionality there is no scenario where this bit will get set. because hardware will never set this bit, it is impossible for software to have an opportunity to clear this bit or otherwise test that it is implemented. the pci specification defines it as a rwc, but for this implementation an ro definition behaves the same way and will meet all microsoft testing requirements. this bit can only be set when the parity error enable bit in the pci command register is set. 7 ro 0b fast back-to-back (fb2b): not applicable or implemented. hardwired to 0. 6 ro 0b reserved 5 ro 0b 66/60mhz capability (cap66): not applicable or implemented. hardwired to 0.
pci express* registers (d1:f0) datasheet 169 bit access & default description 4 ro 1b capabilities list (capl): indicates that a capabilities list is present. hardwired to 1. 3 ro 0b inta status (intas): indicates that an interrupt message is pending internally to the device. only pme and hot plug sources feed into this status bit (not pci inta-intd assert and de-assert messages). the inta assertion di sable bit, pcicmd1[10], has no effect on this bit. 2:0 ro 000b reserved 6.1.5 rid1?revision identification b/d/f/type: 0/1/0/pci address offset: 08h default value: 00h access: ro size: 8 bits this register contains the revision number of the gmch device 1. these bits are read only and writes to this register have no effect. bit access & default description 7:0 ro 00h revision identification number (rid1): this is an 8-bit value that indicates the revision identification number for the gmch device 1. refer to the intel ? g35 express chipset specification update for the value of the revision id register. 6.1.6 cc1?class code b/d/f/type: 0/1/0/pci address offset: 09?0bh default value: 060400h access: ro size: 24 bits this register identifies the basic function of the device, a more specific sub-class, and a register- specific programming interface. bit access & default description 23:16 ro 06h base class code (bcc): this field indicates the base class code for this device. this code has the valu e 06h, indicating a bridge device. 15:8 ro 04h sub-class code (subcc): this field indicates the sub-class code for this device. the code is 04h in dicating a pci to pci bridge. 7:0 ro 00h programming interface (pi): this field indicates the programming interface of this device. this value does not specify a particular register set layout and provides no practical use for this device.
pci express* registers (d1:f0) 170 datasheet 6.1.7 cl1?cache line size b/d/f/type: 0/1/0/pci address offset: 0ch default value: 00h access: rw size: 8 bits bit access & default description 7:0 rw 00h cache line size (scratch pad): implemented by pci express devices as a read-write field for legacy compatibility purposes but has no impact on any pci expre ss device functionality. 6.1.8 hdr1?header type b/d/f/type: 0/1/0/pci address offset: 0eh default value: 01h access: ro size: 8 bits this register identifies the header layout of the configuration space. no physical register exists at this location. bit access & default description 7:0 ro 01h header type register (hdr): returns 01 to indicate that this is a single function device with bridge header layout. 6.1.9 pbusn1?primary bus number b/d/f/type: 0/1/0/pci address offset: 18h default value: 00h access: ro size: 8 bits this register identifies that this "virtual" host-pci express bridge is connected to pci bus #0. bit access & default description 7:0 ro 00h primary bus number (busn): configuration software typically programs this field with the number of the bus on the primary side of the bridge. since device 1 is an inte rnal device and its primary bus is always 0, these bits are read only and are hardwired to 0.
pci express* registers (d1:f0) datasheet 171 6.1.10 sbusn1?secondary bus number b/d/f/type: 0/1/0/pci address offset: 19h default value: 00h access: rw size: 8 bits this register identifies the bus number assigned to the second bus side of the "virtual" bridge (i.e., to pci express-g). this number is programmed by the pci configuration software to allow mapping of configuration cycles to pci express-g. bit access & default description 7:0 rw 00h secondary bus number (busn): this field is programmed by configuration software with the bus number assigned to pci express. 6.1.11 subusn1?subordinate bus number b/d/f/type: 0/1/0/pci address offset: 1ah default value: 00h access: rw size: 8 bits this register identifies the subordinate bus (if any) that resides at the level below pci express-g. this number is programmed by the pci configuration software to allow mapping of configuration cycles to pci express-g. bit access & default description 7:0 rw 00h subordinate bus number (busn): this register is programmed by configuration software with the num ber of the highest subordinate bus that lies behind the device 1 bridge . when only a single pci device resides on the pci express segment, this register will contain the same value as the sbusn1 register.
pci express* registers (d1:f0) 172 datasheet 6.1.12 iobase1?i/o base address b/d/f/type: 0/1/0/pci address offset: 1ch default value: f0h access: rw, ro size: 8 bits this register controls the processor to pci express-g i/o access routing based on the following formula: io_base address io_limit only the upper 4 bits are programmable. fo r the purpose of address decode, address bits a[11:0] are treated as 0. thus the bottom of the defined i/o address range will be aligned to a 4 kb boundary. bit access & default description 7:4 rw fh i/o address base (iobase): this field corresponds to a[15:12] of the i/o addresses passed by bridge 1 to pci express. 3:0 ro 0h reserved 6.1.13 iolimit1?i/o limit address b/d/f/type: 0/1/0/pci address offset: 1dh default value: 00h access: rw, ro size: 8 bits this register controls the processor to pci express-g i/o access routing based on the following formula: io_base address io_limit only the upper 4 bits are programmable. fo r the purpose of address decode, address bits a[11:0] are assumed to be fffh. thus, the top of the defined i/o address range will be at the top of a 4 kb aligned address block. bit access & default description 7:4 rw 0h i/o address limit (iolimit): this field corresponds to a[15:12] of the i/o address limit of device 1. devices between this upper limit and iobase1 will be passed to the pci express hierarchy associated with this device. 3:0 ro 0h reserved
pci express* registers (d1:f0) datasheet 173 6.1.14 ssts1?secondary status b/d/f/type: 0/1/0/pci address offset: 1e?1fh default value: 0000h access: rwc, ro size: 16 bits ssts1 is a 16-bit status register that reports the occurrence of error conditions associated with secondary side (i.e., pci express side) of the "virtual" pci-pci bridge embedded within gmch. bit access & default description 15 rwc 0b detected parity error (dpe): this bit is set by the secondary side for a type 1 configuration space head er device whenever it receives a poisoned tlp, regardless of the state of the parity error response enable bit in the bridge control register. 14 rwc 0b received system error (rse): this bit is set when the secondary side for a type 1 configuration sp ace header device receives an err_fatal or err_nonfatal. 13 rwc 0b received master abort (rma): this bit is set when the secondary side for type 1 configuration spac e header device (for requests initiated by the type 1 header device itself) receives a completion with unsupported request completion status. 12 rwc 0b received target abort (rta): this bit is set when the secondary side for type 1 configuration spac e header device (for requests initiated by the type 1 header device itself) receives a completion with completer abort completion status. 11 ro 0b signaled target abort (sta): not applicable or implemented. hardwired to 0. the gmch does no t generate target aborts (the gmch will never complete a request using the completer abort completion status). 10:9 ro 00b devsel# timing (devt): not applicable or implemented. hardwired to 0. 8 rwc 0b master data parity error (smdpe): when set, this bit indicates that the gmch received across the link (upstream) a read data completion poisoned tlp (ep=1). this bit can only be set when the parity error enable bit in the bridge control register is set. 7 ro 0b fast back-to-back (fb2b): not applicable or implemented. hardwired to 0. 6 ro 0b reserved 5 ro 0b 66/60 mhz capability (cap66): not applicable or implemented. hardwired to 0. 4:0 ro 00h reserved
pci express* registers (d1:f0) 174 datasheet 6.1.15 mbase1?memory base address b/d/f/type: 0/1/0/pci address offset: 20?21h default value: fff0h access: rw, ro size: 16 bits this register controls the processor-to-pci express non-prefetchable memory access routing based on the following formula: memory_base address memory_limit the upper 12 bits of the register are re ad/write and correspond to the upper 12 address bits a[31:20] of the 32 bit address. the bottom 4 bits of this register are read-only and return zeroes when read. this register must be initialized by the configuration software. for the purpose of address decode, address bits a[19:0] are assumed to be 0. thus, the bottom of the defined memory address range will be aligned to a 1 mb boundary. bit access & default description 15:4 rw fffh memory address base (mbase): this field corresponds to a[31:20] of the lower limit of the memory range that will be passed to pci express. 3:0 ro 0h reserved
pci express* registers (d1:f0) datasheet 175 6.1.16 mlimit1?memory limit address b/d/f/type: 0/1/0/pci address offset: 22?23h default value: 0000h access: rw, ro size: 16 bits this register controls the processor to pci express-g non-prefetchable memory access routing based on the following formula: memory_base address memory_limit the upper 12 bits of the register are re ad/write and correspond to the upper 12 address bits a[31:20] of the 32 bit address. the bottom 4 bits of this register are read-only and return zeroes when read. this register must be initialized by the configuration software. for the purpose of address decode, address bits a[19:0] are assumed to be fffffh. thus, the top of the defined memory address range will be at the top of a 1mb aligned memory block. note: memory range covered by mbase and mlimit registers are used to map non-prefetchable pci express address ranges (typically where control/status memory-mapped i/o data structures of the graphics controller will reside) and pmbase and pmlimit are used to map prefetchable address ranges (typically graphics local memory). this segregation allows application of uswc space attribute to be performed in a true plug-and-play manner to the prefetchable address range for improved processor - pci express memory access performance. note also that configuration software is responsible for programming all address range registers (prefetchable, non-prefetchable) with the values that provide exclusive address ranges i.e. prevent overlap with each other and/or with the ranges covered with the main memory. there is no prov ision in the gmch hardware to enforce prevention of overlap and operations of th e system in the case of overlap are not ensured. bit access & default description 15:4 rw 000h memory address limit (mlimit): this field corresponds to a[31:20] of the upper limit of the address range passed to pci express. 3:0 ro 0h reserved
pci express* registers (d1:f0) 176 datasheet 6.1.17 pmbase1?prefetchable memory base address b/d/f/type: 0/1/0/pci address offset: 24?25h default value: fff1h access: rw, ro size: 16 bits this register in conjunction with the corresponding upper base address register controls the processor-to-pci express prefetchable memory access routing based on the following formula: prefetchable_memory_base address prefetchable_memory_limit the upper 12 bits of this register are read/write and correspond to address bits a[31:20] of the 40-bit address. the lower 8 bits of the upper base address register are read/write and correspond to address bits a[39:32] of the 40-bit address. this register must be initialized by the configuration software. for the purpose of address decode, address bits a[19:0] are assumed to be 0. thus, the bottom of the defined memory address range will be aligned to a 1 mb boundary. bit access & default description 15:4 rw fffh prefetchable memory base address (mbase): this field corresponds to a[31:20] of the lowe r limit of the memory range that will be passed to pci express. 3:0 ro 1h 64-bit address support: this field indicates that the upper 32 bits of the prefetchable memory region ba se address are contained in the prefetchable memory base u pper address register at 28h.
pci express* registers (d1:f0) datasheet 177 6.1.18 pmlimit1?prefetchable memory limit address b/d/f/type: 0/1/0/pci address offset: 26?27h default value: 0001h access: rw, ro size: 16 bits this register in conjunction with the corresponding upper limit address register controls the processor-to-pci express prefetchable memory access routing based on the following formula: prefetchable_memory_base address prefetchable_memory_limit the upper 12 bits of this register are read/write and correspond to address bits a[31:20] of the 40-bit address. the lower 8 bits of the upper limit address register are read/write and correspond to address bits a[39:32] of the 40-bit address. this register must be initialized by the configuration software. for the purpose of address decode, address bits a[19:0] are assumed to be fffffh. thus, the top of the defined memory address range will be at the top of a 1mb aligned memory block. note that prefetchable memory range is supported to allow segregation by the configuration software between the memory ranges that must be defined as uc and the ones that can be designated as a uswc (i.e. prefetchable) from the processor perspective. bit access & default description 15:4 rw 000h prefetchable memory address limit (pmlimit): this field corresponds to a[31:20] of the uppe r limit of the address range passed to pci express. 3:0 ro 1h 64-bit address support: this field indicates that the upper 32 bits of the prefetchable memory region lim it address are contained in the prefetchable memory base li mit address register at 2ch
pci express* registers (d1:f0) 178 datasheet 6.1.19 pmbaseu1?prefetchable memory base address b/d/f/type: 0/1/0/pci address offset: 28?2bh default value: 00000000h access: rw size: 32 bits the functionality associated with this register is present in the peg design implementation. this register in conjunction with the corresponding upper base address register controls the processor-to-pci express prefetchable memory access routing based on the following formula: prefetchable_memory_base address prefetchable_memory_limit the upper 12 bits of this register are read/write and correspond to address bits a[31:20] of the 40-bit address. the lower 8 bits of the upper base address register are read/write and correspond to address bits a[39:32] of the 40-bit address. this register must be initialized by the configuration software. for the purpose of address decode, address bits a[19:0] are assumed to be 0. thus, the bottom of the defined memory address range will be aligned to a 1 mb boundary. bit access & default description 31:0 rw 00000000h prefetchable memory base address (mbaseu): this field corresponds to a[63:32] of the lower limit of the prefetchable memory range that will be passed to pci express.
pci express* registers (d1:f0) datasheet 179 6.1.20 pmlimitu1?prefetchable memory limit address b/d/f/type: 0/1/0/pci address offset: 2c?2fh default value: 00000000h access: rw size: 32 bits the functionality associated with this register is present in the peg design implementation. this register in conjunction with the corresponding upper limit address register controls the processor-to-pci express prefetchable memory access routing based on the following formula: prefetchable_memory_base address prefetchable_memory_limit the upper 12 bits of this register are read/write and correspond to address bits a[31:20] of the 40- bit address. the lower 8 bits of the upper limit address register are read/write and correspond to address bits a[39:32] of the 40-bit address. this register must be initialized by the configuration software. for the purpose of address decode, address bits a[19:0] are assumed to be fffffh. thus, the top of the defined memory address range will be at the top of a 1mb aligned memory block. note that prefetchable memory range is supported to allow segregation by the configuration software between the memory ranges that must be defined as uc and the ones that can be designated as a uswc (i.e., prefetchable) from the processor perspective. bit access & default description 31:0 rw 00000000h prefetchable memory address limit (mlimitu): this field corresponds to a[63:32] of the u pper limit of the prefetchable memory range that will be passed to pci express.
pci express* registers (d1:f0) 180 datasheet 6.1.21 capptr1?capabilities pointer b/d/f/type: 0/1/0/pci address offset: 34h default value: 88h access: ro size: 8 bits the capabilities pointer provides the address offset to the location of the first entry in this device's linked list of capabilities. bit access & default description 7:0 ro 88h first capability (capptr1): the first capability in the list is the subsystem id and subsystem vendor id capability. 6.1.22 intrline1?interrupt line b/d/f/type: 0/1/0/pci address offset: 3ch default value: 00h access: rw size: 8 bits this register contains interrupt line routing information. the device itself does not use this value, rather it is used by device drivers and operating systems to determine priority and vector information. bit access & default description 7:0 rw 00h interrupt connection (intcon): used to communicate interrupt line routing information. 6.1.23 intrpin1?interrupt pin b/d/f/type: 0/1/0/pci address offset: 3dh default value: 01h access: ro size: 8 bits this register specifies which interrupt pin this device uses. bit access & default description 7:0 ro 01h interrupt pin (intpin): as a single function device, the pci express device specifies inta as its interrupt pin. 01h=inta.
pci express* registers (d1:f0) datasheet 181 6.1.24 bctrl1?bridge control b/d/f/type: 0/1/0/pci address offset: 3e?3fh default value: 0000h access: ro, rw size: 16 bits this register provides extensions to the pc icmd1 register that are specific to pci-to- pci bridges. the bctrl provides additional control for the secondary interface (i.e., pci express) as well as some bits that affect the overall behavior of the "virtual" host- pci express bridge in the gmch (e.g., vga compatible address ranges mapping). bit access & default description 15:12 ro 0h reserved 11 ro 0b discard timer serr# enable (dtserre): not applicable or implemented. hardwired to 0. 10 ro 0b discard timer status (dtsts): not applicable or implemented. hardwired to 0. 9 ro 0b secondary discard timer (sdt): not applicable or implemented. hardwired to 0. 8 ro 0b primary discard timer (pdt): not applicable or implemented. hardwired to 0. 7 ro 0b fast back-to-back enable (fb2ben): not applicable or implemented. hardwired to 0. 6 rw 0b secondary bus reset (sreset): setting this bit triggers a hot reset on the corresponding pci express port. this will force the ltssm to transition to the hot reset state (via recovery) from l0, l0s, or l1 states. 5 ro 0b master abort mode (mamode): does not apply to pci express. hardwired to 0. 4 rw 0b vga 16-bit decode (vga16d): this bit enables the pci-to-pci bridge to provide 16-bit decoding of vga i/o address precluding the decoding of alias addresses every 1 kb. this bit only has meaning if bit 3 (vga enable) of this register is also set to 1, enabling vga i/o decoding and forwarding by the bridge. 0 = execute 10-bit address decodes on vga i/o accesses. 1 = execute 16-bit address decodes on vga i/o accesses. 3 rw 0b vga enable (vgaen): this bit controls the routing of processor initiated transactions targeting vga compatible i/o and memory address ranges.
pci express* registers (d1:f0) 182 datasheet bit access & default description 2 rw 0b isa enable (isaen): needed to exclude legacy resource decode to route isa resources to legacy deco de path. this bit modifies the response by the gmch to an i/o a ccess issued by the processor that target isa i/o addresses. this app lies only to i/o addresses that are enabled by the iobase and iolimit registers. 0 = all addresses defined by the iobase and iolimit for processor i/o transactions will be mapped to pci express. 1 = gmch will not forward to pci express any i/o transactions addressing the last 768 bytes in each 1 kb block even if the addresses are within the range defined by the iobase and iolimit registers. 1 rw 0b serr enable (serren): 0 = no forwarding of error messages from secondary side to primary side that could result in an serr. 1 = err_cor, err_nonfatal, and err_fatal messages result in serr message when individually enabled by the root control register. 0 rw 0b parity error response enable (peren): this bit controls whether or not the master data parity error bit in the secondary status register is set when the gmch receives across the link (upstream) a read data completion poisoned tlp. 0 = master data parity error bit in secondary status register can not be set. 1 = master data parity error bit in secondary status register can be set.
pci express* registers (d1:f0) datasheet 183 6.1.25 pm_capid1?power management capabilities b/d/f/type: 0/1/0/pci address offset: 80?83h default value: c8039001h access: ro size: 32 bits bit access & default description 31:27 ro 19h pme support (pmes): this field indicates the power states in which this device may indicate pme wake via pci express messaging. d0, d3hot & d3cold. this device is not required to do anything to support d3hot & d3cold, it simply must report that those states are supported. refer to the pci power management 1.1 specification for encoding explanation and othe r power management details. 26 ro 0b d2 power state support (d2pss): hardwired to 0 to indicate that the d2 power management state is not supported. 25 ro 0b d1 power state support (d1pss): hardwired to 0 to indicate that the d1 power management state is not supported. 24:22 ro 000b auxiliary current (auxc): hardwired to 0 to indicate that there are no 3.3vaux auxiliary current requirements. 21 ro 0b device specific initialization (dsi): hardwired to 0 to indicate that special initialization of this device is not required before generic class device driver is to use it. 20 ro 0b auxiliary power source (aps): hardwired to 0. 19 ro 0b pme clock (pmeclk): hardwired to 0 to indicate this device does not support pme# generation. 18:16 ro 011b pci pm cap version (pcipmcv): a value of 011b indicates that this function complies with revision 1.2 of the pci power management interface specification. 15:8 ro 90h pointer to next capability (pnc): this contains a pointer to the next item in the capabilities list. if msich (capl[0] @ 7fh) is 0, then the next item in the capabilities list is the message signaled interrupts (msi) capability at 90h. 7:0 ro 01h capability id (cid): value of 01h identifies this linked list item (capability structure) as being for pci power management registers.
pci express* registers (d1:f0) 184 datasheet 6.1.26 pm_cs1?power management control/status b/d/f/type: 0/1/0/pci address offset: 84?87h default value: 00000000h access: ro, rw/s, rw size: 32 bits bit access & default description 31:16 ro 0000h reserved : not applicable or implemented. hardwired to 0. 15 ro 0b pme status (pmests): indicates that this device does not support pme# generation from d3cold. 14:13 ro 00b data scale (dscale): indicates that this device does not support the power management data register. 12:9 ro 0h data select (dsel): indicates that this device does not support the power management data register. 8 rw/s 0b pme enable (pmee): indicates that this device does not generate pmeb assertion from any d-state. 0 = pme# generation not possible from any d state 1 = pme# generation enabled from any d state the setting of this bit has no effect on hardware. see pm_cap[15:11] 7:2 ro 00h reserved 1:0 rw 00b power state (ps): this field indicates the current power state of this device and can be used to set the device into a new power state. if software attempts to write an unsu pported state to this field, write operation must complete normally on the bus, but the data is discarded and no state change occurs. 00 = d0 01 = d1 (not supported in this device. 10 = d2 (not supported in this device.) 11 = d3 support of d3cold does not require any special action. while in the d3hot state, this device can only act as the target of pci configuration transactio ns (for power management control). this device also cannot generate interru pts or respond to mmr cycles in the d3 state. the device must retu rn to the d0 state to be fully- functional. when the power state is other than d0, the bridge will master abort (i.e., not claim) any downstream cy cles (with exception of type 0 configuration cycles). consequently, these unclaimed cycles will go down dmi and come back up as unsupported requests, which the gmch logs as master aborts in device 0 pcists[13]. there is no additional hardware functionality required to support these power states.
pci express* registers (d1:f0) datasheet 185 6.1.27 ss_capid?subsystem id and vendor id capabilities b/d/f/type: 0/1/0/pci address offset: 88?8bh default value: 0000800dh access: ro size: 32 bits this capability is used to uniquely identify the subsystem where the pci device resides. because this device is an integrated part of the system and not an add-in device, it is anticipated that this capability will never be used. however, it is necessary because microsoft will test for its presence. bit access & default description 31:16 ro 0000h reserved 15:8 ro 80h pointer to next capability (pnc): this contains a pointer to the next item in the capabilities list which is the pci power management capability. 7:0 ro 0dh capability id (cid): value of 0dh identifies this linked list item (capability structure) as being fo r ssid/ssvid registers in a pci-to- pci bridge. 6.1.28 ss?subsystem id and subsystem vendor id b/d/f/type: 0/1/0/pci address offset: 8c?8fh default value: 00008086h access: rwo size: 32 bits system bios can be used as the mechanism for loading the ssid/svid values. these values must be preserved through power management transitions and a hardware reset. bit access & default description 31:16 rwo 0000h subsystem id (ssid): identifies the particular subsystem and is assigned by the vendor. 15:0 rwo 8086h subsystem vendor id (ssvid): identifies the manufacturer of the subsystem and is the same as the vendor id which is assigned by the pci special interest group.
pci express* registers (d1:f0) 186 datasheet 6.1.29 msi_capid?message signaled interrupts capability id b/d/f/type: 0/1/0/pci address offset: 90?91h default value: a005h access: ro size: 16 bits when a device supports msi it can generate an interrupt request to the processor by writing a predefined data item (a message) to a predefined memory address. bit access & default description 15:8 ro a0h pointer to next capability (pnc): this contains a pointer to the next item in the capabilities list wh ich is the pci express capability. 7:0 ro 05h capability id (cid): value of 05h identifies this linked list item (capability structure) as being for msi registers. 6.1.30 mc?message control b/d/f/type: 0/1/0/pci address offset: 92?93h default value: 0000h access: rw, ro size: 16 bits system software can modify bits in this re gister, but the device is prohibited from doing so. if the device writes the same message multiple times, only one of those messages is ensured to be serviced. if all of them must be serviced, the device must not generate the same message again until the driver services the earlier one. bit access & default description 15:8 ro 00h reserved 7 ro 0b 64-bit address capable (64ac): hardwired to 0 to indicate that the function does not implement the u pper 32 bits of the message address register and is incapable of gene rating a 64-bit memory address. 6:4 rw 000b multiple message enable (mme): system software programs this field to indicate the actual number of messages allocated to this device. this number will be equal to or less than the number actually requested. the encoding is the same as for the mmc field below. 3:1 ro 000b multiple message capable (mmc): system software reads this field to determine the number of messages being requested by this device. 000 = 1 message requested all others are reserved.
pci express* registers (d1:f0) datasheet 187 bit access & default description 0 rw 0b msi enable (msien): this bit controls the ability of this device to generate msis. 0 = msi will not be generated. 1 = msi will be generated when we receive pme or hotplug messages. inta will not be generated and inta status (pcists1[3]) will not be set. 6.1.31 ma?message address b/d/f/type: 0/1/0/pci address offset: 94?97h default value: 00000000h access: rw, ro size: 32 bits bit access & default description 31:2 rw 00000000h message address (ma): used by system software to assign an msi address to the device. the device handles an msi by writing the padded contents of the md re gister to this address. 1:0 ro 00b force dword align (fdwa): hardwired to 0 so that addresses assigned by system software are always aligned on a dword address boundary. 6.1.32 md?message data b/d/f/type: 0/1/0/pci address offset: 98?99h default value: 0000h access: rw size: 16 bits bit access & default description 15:0 rw 0000h message data (md): base message data pattern assigned by system software and used to handle an msi from the device. when the device must generate an in terrupt request, it writes a 32-bit value to the memory address specif ied in the ma register. the upper 16 bits are always set to 0. the lower 16 bits are supplied by this register.
pci express* registers (d1:f0) 188 datasheet 6.1.33 peg_capl?pci express*-g capability list b/d/f/type: 0/1/0/pci address offset: a0?a1h default value: 0010h access: ro size: 16 bits this register enumerates the pci express capability structure. bit access & default description 15:8 ro 00h pointer to next capability (pnc): this value terminates the capabilities list. the virtual cha nnel capability and any other pci express specific capabilities that are reported via this mechanism are in a separate capabilities list located entirely within pci express extended configuration space. 7:0 ro 10h capability id (cid): identifies this linked list item (capability structure) as being for pci express registers. 6.1.34 peg_cap?pci express*-g capabilities b/d/f/type: 0/1/0/pci address offset: a2?a3h default value: 0141h access: ro, rwo size: 16 bits this register indicates pci express device capabilities. bit access & default description 15:14 ro 00b reserved 13:9 ro 00h interrupt message number (imn): not applicable or implemented. hardwired to 0. 8 rwo 1b slot implemented (si): 0 = the pci express link associated wi th this port is connected to an integrated component or is disabled. 1 = the pci express link associated with this port is connected to a slot. 7:4 ro 4h device/port type (dpt): hardwired to 4h to indicate root port of pci express root complex. 3:0 ro 1h pci express capability vers ion (pci express*cv): hardwired to 1 as it is the first version.
pci express* registers (d1:f0) datasheet 189 6.1.35 dcap?device capabilities b/d/f/type: 0/1/0/pci address offset: a4?a7h default value: 00008000h access: ro size: 32 bits this register indicates pci express device capabilities. bit access & default description 31:16 ro 0000h reserved: not applicable or implemented. hardwired to 0. 15 ro 1b role based error reporting (rber): this bit indicates that this device implements the functionality defined in the error reporting ecn as required by the pci express 1.1 specification. 14:6 ro 000h reserved: not applicable or implemented. hardwired to 0. 5 ro 0b extended tag field supported (etfs): hardwired to indicate support for 5-bit tags as a requestor. 4:3 ro 00b phantom functions supported (pfs): not applicable or implemented. hardwired to 0. 2:0 ro 000b max payload size (mps): hardwired to indicate 128b max supported payload for transaction layer packets (tlp).
pci express* registers (d1:f0) 190 datasheet 6.1.36 dctl?device control b/d/f/type: 0/1/0/pci address offset: a8?a9h default value: 0000h access: ro, rw size: 16 bits this register provides control for pci express device specific capabilities. the error reporting enable bits are in refere nce to errors detected by this device, not error messages received across the link. the reporting of error messages (err_corr, err_nonfatal, err_fatal) received by root port is controlled exclusively by root port command register. bit access & default description 15:8 ro 000h reserved 7:5 rw 000b max payload size (mps): 000 = 128b max supported payload for transaction layer packets (tlp). as a receiver, the device must handle tlps as large as the set value; as transmitter, the device must not generate tlps exceeding the set value. all other encodings are reserved. hardware will actually ignore this field. it is writeable only to support compliance testing. 4 ro 0b reserved: for enable relaxed ordering 3 rw 0b unsupported request repo rting enable (urre): when set, allows signaling err_nonfatal, err_fatal, or err_corr to the root control register when de tecting an unmasked unsupported request (ur). an err_corr is signaled when an unmasked advisory non-fatal ur is received. an err_fa tal or err_nonfatal is sent to the root control register when an uncorrectable non-advisory ur is received with the severity bit set in the uncorrectable error severity register. 2 rw 0b fatal error reporting enable (fere): when set, enables signaling of err_fatal to the root control re gister due to internally detected errors or error messages received across the link. other bits also control the full scope of related error reporting. 1 rw 0b non-fatal error reporting enable (nere): when set, enables signaling of err_nonfatal to th e root control register due to internally detected errors or erro r messages received across the link. other bits also control the full sco pe of related error reporting. 0 rw 0b correctable error reporting enable (cere): when set, enables signaling of err_corr to the root co ntrol register due to internally detected errors or error messages re ceived across the link. other bits also control the full scope of related error reporting.
pci express* registers (d1:f0) datasheet 191 6.1.37 dsts?device status b/d/f/type: 0/1/0/pci address offset: aa?abh default value: 0000h access: ro, rwc size: 16 bits this register reflects status corresponding to controls in the device control register. the error reporting bits are in reference to errors detected by this device, not errors messages received across the link. bit access & default description 15:6 ro 000h reserved and zero: for future r/wc/s implementations; software must use 0 for writes to bits. 5 ro 0b transactions pending (tp): 0 = all pending transactions (including completions for any outstanding non-posted requests on any used virtual channel) have been completed. 1 = device has transaction(s) pend ing (including completions for any outstanding non-posted requests for all used traffic classes). 4 ro 0b reserved 3 rwc 0b unsupported request detected (urd): 0 = unsupported request not detected. 1 = device received an unsupported request. errors are logged in this register regardless of whether erro r reporting is enabled or not in the device control register. additionally, the non-fatal error detected bit or the fatal error detected bit is set according to the setting of the unsupported request error severity bit. in production systems setting the fatal error detected bit is not an option as support for aer will not be reported. 2 rwc 0b fatal error detected (fed): 0 = fatal error not detected. 1 = fatal error(s) were detected. e rrors are logged in this register regardless of whether error reporting is enabled or not in the device control register. when advanced error handling is en abled, errors are logged in this register regardless of the settings of the uncorrectable error mask register.
pci express* registers (d1:f0) 192 datasheet bit access & default description 1 rwc 0b non-fatal error detected (nfed): 0 = non-fatal error not detected. 1 = non-fatal error(s) were detected. errors are logged in this register regardless of whether error reporting is enabled or not in the device control register. when advanced error handling is en abled, errors are logged in this register regardless of the settings of the uncorrectable error mask register. 0 rwc 0b correctable error detected (ced): 0 = correctable error not detected. 1 = correctable error(s) were dete cted. errors are logged in this register regardless of whether erro r reporting is enabled or not in the device control register. when advanced error handling is en abled, errors are logged in this register regardless of the settings of the correctable error mask register. 6.1.38 lcap?link capabilities b/d/f/type: 0/1/0/pci address offset: ac?afh default value: 02014d01h access: ro, rwo size: 32 bits this register indicates pci express device specific capabilities. bit access & default description 31:24 ro 02h port number (pn): this field indicates the pci express port number for the given pci express link. matches the value in element self description[31:24]. 23:21 ro 000b reserved 20 ro 0b data link layer link active reporting capable (dlllarc): for a downstream port, this bit must be set to 1b if the component supports the optional capability of reporting the dl_active state of the data link control and management state machine. for a hot-plug capable downstream port (as indica ted by the hot-plug capable field of the slot capabilities register), this bit must be set to 1b. for upstream ports and components th at do not support this optional capability, this bit must be hardwired to 0b. 19 ro 0b surprise down error repo rting capable (sderc): for a downstream port, this bit must be set to 1b if the component supports the optional capability of detecting and reporting a surprise down error condition. for upstream ports and components th at do not support this optional capability, this bit must be hardwired to 0b.
pci express* registers (d1:f0) datasheet 193 bit access & default description 18 ro 0b clock power management (cpm): a value of 1b in this bit indicates that the component tolerates the removal of any reference clock(s) when the link is in the l1 and l2/3 ready link states. a value of 0b indicates the component does not have this capability and that reference clock(s) must not be removed in these link states. this capability is applicable only in form factors that support ?clock request? (clkreq#) capability. for a multi-function device, each function indicates its capability independently. power management co nfiguration software must only permit reference clock removal if all functions of the multifunction device indicate a 1b in this bit. 17:15 rwo 010b l1 exit latency (l1elat): this field indicates the length of time this port requires to complete the transition from l1 to l0. the value 010 b indicates the range of 2 us to less than 4 us. both bytes of this register that cont ain a portion of this field must be written simultaneously in order to prevent an intermediate (and undesired) value fro m ever existing. 14:12 ro 100b l0s exit latency (l0selat): indicates the length of time this port requires to complete the transition from l0s to l0. 000 = less than 64 ns 001 = 64ns to less than 128ns 010 = 128ns to less than 256 ns 011 = 256ns to less than 512 ns 100 = 512ns to less than 1 us 101 = 1 us to less than 2 us 110 = 2 us ? 4 us 111 = more than 4 us the actual value of this fiel d depends on the common clock configuration bit (lctl[6]) and the common and non-common clock l0s exit latency values in pegl0slat (offset 22ch) 11:10 rwo 11b active state link pm support (aslpms): bios requirement: desktop chipsets do not support aspm l1, so bios should program this field to 01. 9:4 ro 10h max link width (mlw): this field indicates the maximum number of lanes supported for this link. 3:0 ro 1h max link speed (mls): hardwired to indicate 2.5 gb/s.
pci express* registers (d1:f0) 194 datasheet 6.1.39 lctl?link control b/d/f/type: 0/1/0/pci address offset: b0?b1h default value: 0000h access: ro, rw, rw/sc size: 16 bits bios optimal default 0h this register allows control of pci express link. bit access & default description 15:9 ro 0000000b reserved 8 ro 0b enable clock power management (ecpm): applicable only for form factors that support a ?clock request? (clkreq#) mechanism, this enable functions as follows 0 = disable. clock power management is disabled and device must hold clkreq# signal low (default) 1 = enable. device is permitted to use clkreq# signal to power manage link clock according to pr otocol defined in appropriate form factor specification. components that do not support clock power management (as indicated by a 0b value in the cloc k power management bit of the link capabilities register) must hardwire this bit to 0b. 7 rw 0b extended synch (es): 0 = standard fast training sequence (fts). 1 = forces the transmission of additional ordered sets when exiting the l0s state and when in the recovery state. this mode provides external devices (e.g., logic analyzers) monitoring the link time to achieve bit and symbol lock before the link enters l0 and resumes communication. this is a test mode only and may cause other undesired side effects such as buffer overflows or underruns. 6 rw 0b common clock configuration (ccc): the state of this bit affects the l0s exit latency reported in lcap[14:12] and the n_fts value advertised during link training. see pegl0slat at offset 22ch. 0 = this component and the component at the opposite end of this link are operating with asyn chronous reference clock. 1 = this component and the component at the opposite end of this link are operating with a dist ributed common reference clock. 5 rw/sc 0b retrain link (rl): this bit always returns 0 when read. this bit is cleared automatically (no need to write a 0). 0 = normal operation. 1 = full link retraining is initiated by directing the physical layer ltssm from l0, l0s, or l1 stat es to the recovery state.
pci express* registers (d1:f0) datasheet 195 bit access & default description 4 rw 0b link disable (ld): writes to this bit are immediately reflected in the value read from the bit, regardless of actual link state. 0 = normal operation 1 = link is disabled. forces the lt ssm to transition to the disabled state (via recovery) from l0, l0s, or l1 states. link retraining happens automatically on 0 to 1 transition, just like when coming out of reset. 3 ro 0b read completion boundary (rcb): hardwired to 0 to indicate 64 byte. 2 rw 0b far-end digital loopback (fedlb): 1:0 rw 00b active state pm (aspm): this field controls the level of active state power management supported on the given link. 00 = disabled 01 = l0s entry supported 10 = reserved 11 = l0s and l1 entry supported
pci express* registers (d1:f0) 196 datasheet 6.1.40 lsts?link status b/d/f/type: 0/1/0/pci address offset: b2?b3h default value: 1001h access: ro size: 16 bits this register indicates pci express link status. ? bit access & default description 15:14 ro 00b reserved and zero: for future r/wc/s implementations; software must use 0 for writes to bits. 13 ro 0b data link layer link active (optional) (dllla): this bit indicates the status of the data link control and management state machine. it returns a 1b to indicate the dl_active state, 0b otherwise. this bit must be implemented if the corresponding data link layer active capability bit is implemented. otherwise, this bit must be hardwired to 0b. 12 ro 1b slot clock configuration (scc): 0 = the device uses an independent clock irrespective of the presence of a reference on the connector. 1 = the device uses the same ph ysical reference clock that the platform provides on the connector. 11 ro 0b link training (ltrn): this bit indicates that the physical layer ltssm is in the configuration or recovery state, or that 1b was written to the retrain link bit but link training has not yet begun. hardware clears this bit when the ltssm exits the configuration/recovery state once link training is complete. 10 ro 0b undefined: the value read from this bit is undefined. in previous versions of this specification, this bit was used to indicate a link training error. system software mu st ignore the value read from this bit. system software is permitted to write any value to this bit. 9:4 ro 00h negotiated width (nw): indicates negotiated lin k width. this field is valid only when the link is in the l0, l0s, or l1 states (after link width negotiation is successfully completed). 00h = reserved 01h = x1 02h = reserved 04h = reserved 08h = reserved 10h = x16 all other encodings are reserved. 3:0 ro 1h negotiated speed (ns): indicates negotiated link speed. 1h = 2.5 gb/s all other encodings are reserved.
pci express* registers (d1:f0) datasheet 197 6.1.41 slotcap?slot capabilities b/d/f/type: 0/1/0/pci address offset: b4?b7h default value: 00040000h access: rwo, ro size: 32 bits pci express slot related registers allow for the support of hot plug. bit access & default description 31:19 rwo 0000h physical slot number (psn): indicates the physical slot number attached to this port. 18 rwo 1b no command completed support (nccs): 1 = this slot does not generate software notification when an issued command is completed by the hot-plug controller. this bit is only permitted to be set to 1b if the hotplug capable port is able to accept writes to all fields of the slot control register without delay between successive writes. 17 ro 0b reserved for electromechanical interlock present (eip): 16:15 rwo 00b slot power limit scale (spls): this field specifies the scale used for the slot power limit value. 00 = 1.0x 01 = 0.1x 10 = 0.01x 11 = 0.001x if this field is written, the link sends a set_slot_power_limit message. 14:7 rwo 00h slot power limit value (splv): in combination with the slot power limit scale value, specifies the upper limit on power supplied by slot. power limit (in watts) is calculated by multiplying the value in this field by the value in the slot power limit scale field. if this field is written, the link sends a set_slot_power_limit message. 6 ro 0b hot-plug capable (hpc): 0 = not hot-plug capable 1 = slot is capable of su pporting hot-lug operations. 5 ro 0b hot-plug surprise (hps): 0 = no hot-plug surprise 1 = an adapter present in this slot might be removed from the system without any prior notification. this is a form factor specific capability. this bit is an indication to the operating system to allow for such remo val without impacting continued software operation.
pci express* registers (d1:f0) 198 datasheet bit access & default description 4 ro 0b power indicator present (pip): 0 = no power indicator 1 = a power indicator is electrically controlled by the chassis for this slot. 3 ro 0b attention indicator present (aip): 0 = no attention indicator 1 = an attention indicator is electrically controlled by the chassis. 2 ro 0b mrl sensor present (msp): 0 = no mrl sensor 1 = mrl sensor is implemented on the chassis for this slot. 1 ro 0b power controller present (pcp): 0 = no power controller 1 = a software programmable power controller is implemented for this slot/adapter (depending on form factor). 0 ro 0b attention button present (abp): 0 = no attention button 1 = an attention button for this slot is electrically controlled by the chassis. 6.1.42 slotctl?slot control b/d/f/type: 0/1/0/pci address offset: b8?b9h default value: 01c0h access: ro, rw size: 16 bits pci express slot related registers allow for the support of hot plug. bit access & default description 15:13 ro 000b reserved 12 ro 0b data link layer state changed enable (dllsce): if the data link layer link active capability is implemented, when set to 1b, this field enables software notification when data link layer link active field is changed. 11 ro 0b electromechanical interlock control (eic): if an electromechanical interlock is implemen ted, a write of 1b to this field causes the state of the interlock to toggle. a write of 0b to this field has no effect. a read to this register always returns a 0.
pci express* registers (d1:f0) datasheet 199 bit access & default description 10 ro 0b power controller control (pcc): if a power controller is implemented, this field when writte n sets the power state of the slot per the defined encodings. reads of this field must reflect the value from the latest write, even if th e corresponding hotplug command is not complete, unless software issues a write without waiting for the previous command to complete in which case the read value is undefined. depending on the form factor, the power is turned on/off either to the slot or within the adapter. note that in some cases the power controller may autonomously remove slot power or not respond to a power-up request based on a detected fault condition, independent of the power controller control setting. the defined encodings are: 0 = power on 1 = power off if the power controller implemented field in the slot capabilities register is set to 0b, then writes to this field have no effect and the read value of this field is undefined. 9:8 ro 01b power indicator control (pic): if a power indicator is implemented, writes to this field set the power indicator to the written state. reads of this field must reflect the value from the latest write, even if the corresponding hot-plug command is not complete, unless software issues a write without waiting for the previous command to complete in which case the read value is undefined. 00 = reserved 01 = on 10 = blink 11 = off 7:6 ro 11b attention indicator control (aic): if an attention indicator is implemented, writes to this field set the attention indicator to the written state. reads of this field must reflect the value from the latest write, even if the corresponding hot-plug co mmand is not complete, unless software issues a write without wa iting for the previous command to complete in which case the read value is undefined. if the indicator is electrically controlled by chassis, the indicator is controlled directly by the downstream port through implementation specific mechanisms. 00 = reserved 01 = on 10 = blink 11 = off
pci express* registers (d1:f0) 200 datasheet bit access & default description 5 ro 0b hot-plug interrupt enable (hpie): 0 = disable 1 = enables generation of an inte rrupt on enabled hot-plug events default value of this field is 0b. if the hot plug capable field in the slot capabilities register is set to 0b, this bit is permitted to be read-only with a value of 0b. 4 ro 0b command completed interrupt enable (cci): if command completed notification is support ed (as indicated by no command completed support field of slot capabilities register), when set to 1b, this bit enables software notification when a hot-plug command is completed by the hot-plug controller. if command completed notification is not supported, this bit must be hardwired to 0b. 3 rw 0b presence detect changed enable (pdce): 0 = disable 1 = enables software notification on a presence detect changed event. 2 ro 0b mrl sensor changed enable (msce): if the mrl sensor present field in the slot capabilities register is set to 0b, this bit is permitted to be read-only with a value of 0b. 0 = disable (default) 1 = enables software notification on a mrl sensor changed event. 1 ro 0b power fault detected enable (pfde): if power fault detection is not supported, this bit is permitted to be read-only with a value of 0b. 0 = disable (default) 1 = enables software notification on a power fault event. 0 ro 0b attention button pressed enable (abpe): 0 = disable (default) 1 = enables software notification on an attention button pressed event.
pci express* registers (d1:f0) datasheet 201 6.1.43 slotsts?slot status b/d/f/type: 0/1/0/pci address offset: ba?bbh default value: 0000h access: ro, rwc size: 16 bits pci express slot related registers allow for the support of hot plug. bit access & default description 15:7 ro 0000000b reserved and zero: for future r/wc/s implementations; software must use 0 for writes to bits. 6 ro 0b presence detect state (pds): this bit indicates the presence of an adapter in the slot, reflected by the logical "or" of the physical layer in-band presence detect mechanism and, if present, any out-of-band presence detect mechanism defined for the slot's corresponding form factor. note that the in-band presence detect mechanism requires that power be applied to an adapte r for its presence to be detected. consequently, form factors that require a power controller for hot- plug must implement a physical pin presence detect mechanism. 0 = slot empty 1 = card present in slot this register must be implemente d on all downstream ports that implement slots. for downstream po rts not connected to slots (where the slot implemented bit of the pci express capabilities register is 0b), this bit must return 1b. 5 ro 0b reserved 4 ro 0b command completed (cc): if command completed notification is supported (as indicated by no co mmand completed support field of slot capabilities register), this bit is set when a hot-plug command has completed and the hot-plug controller is ready to accept a subsequent command. the command co mpleted status bit is set as an indication to host software that the hot-plug controller has processed the previous command an d is ready to receive the next command; it provides no assurance that the action corresponding to the command is complete. if command completed notification is not supported, this bit must be hardwired to 0b. 3 rwc 0b detect changed (pdc): this bit is set when the value reported in presence detect state is changed. 2 ro 0b mrl sensor changed (msc): if an mrl sensor is implemented, this bit is set when a mrl sensor stat e change is detected. if an mrl sensor is not implemented, this bit must not be set.
pci express* registers (d1:f0) 202 datasheet bit access & default description 1 ro 0b power fault detected (pfd): if a power controller that supports power fault detection is implemented, this bit is set when the power controller detects a power fault at th is slot. note that, depending on hardware capability, it is possible that a power fault can be detected at any time, independent of the power controller control setting or the occupancy of the slot. if power fault detection is not supported, this bit must not be set. 0 ro 0b attention button pressed (abp): if an attention button is implemented, this bit is set when the attention button is pressed. if an attention button is not supported, this bit must not be set. 6.1.44 rctl?root control b/d/f/type: 0/1/0/pci address offset: bc?bdh default value: 0000h access: ro, rw size: 16 bits this register allows control of pci express root complex specific parameters. the system error control bits in this register determine if corresponding serrs are generated when our device detects an error (reported in this device's device status register) or when an error message is received across the link. reporting of serr as controlled by these bits takes precedence over the serr enable in the pci command register. bit access & default description 15:4 ro 000h reserved 3 rw 0b pme interrupt enable (pmeie): 0 = no interrupts are generated as a result of receiving pme messages. 1 = enables interrupt generation up on receipt of a pme message as reflected in the pme status bit of the root status register. a pme interrupt is also generated if the pme status bit of the root status register is set when this bit is set from a cleared state. 2 rw 0b system error on fatal error enable (sefee): this bit controls the root complex's response to fatal errors. 0 = no serr generated on receipt of fatal error. 1 = serr should be generated if a fata l error is reported by any of the devices in the hierarchy associated with this root port, or by the root port itself.
pci express* registers (d1:f0) datasheet 203 bit access & default description 1 rw 0b system error on non-fatal uncorrectable error enable (senfuee): this bit controls the root complex's response to non- fatal errors. 0 = no serr generated on receipt of non-fatal error. 1 = serr should be generated if a non- fatal error is reported by any of the devices in the hierarchy associat ed with this root port, or by the root port itself. 0 rw 0b system error on correctab le error enable (secee): this bit controls the root complex's response to correctable errors. 0 = no serr generated on rece ipt of correctable error. 1 = serr should be generated if a co rrectable error is reported by any of the devices in the hierarchy asso ciated with this root port, or by the root port itself. 6.1.45 rsts?root status b/d/f/type: 0/1/0/pci address offset: c0?c3h default value: 00000000h access: ro, rwc size: 32 bits this register provides information about pci express root complex specific parameters. bit access & default description 31:18 ro 0000h reserved 17 ro 0b pme pending (pmep): 1 = another pme is pending when the pme status bit is set. when the pme status bit is cleared by software; the pme is delivered by hardware by setting the pme stat us bit again and updating the requestor id appropriately. the pme pending bit is cleared by hardware if no more pmes are pending. 16 rwc 0b pme status (pmes): 1 = pme was asserted by the requestor id indicated in the pme requestor id field. subsequent pmes are kept pending until the status register is cleared by writing a 1 to this field. 15:0 ro 0000h pme requestor id (pmerid): this field indicates the pci requestor id of the last pme requestor.
pci express* registers (d1:f0) 204 datasheet 6.1.46 peglc?pci express*-g legacy control b/d/f/type: 0/1/0/pci address offset: ec?efh default value: 00000000h access: rw, ro size: 32 bits this register controls functionality that is needed by legacy (non-pci express aware) operating systems during run time. bit access & default description 31:3 ro 00000000 h reserved 2 rw 0b pme gpe enable (pmegpe): 0 = do not generate gpe pme message when pme is received. 1 = generate a gpe pme message when pme is received (assert_pmegpe and deassert_pmegpe messages on dmi). this enables the gmch to support pmes on the peg port under legacy operating systems. 1 rw 0b hot-plug gpe enable (hpgpe): 0 = do not generate gpe hot-plug message when hot-plug event is received. 1 = generate a gpe hot-plug message when hot-plug event is received (assert_hpgpe and deassert_hpgpe messages on dmi). this enables the gmch to support hot-plug on the peg port under legacy operating systems. 0 rw 0b general message gpe enable (gengpe): 0 = do not forward received gpe assert/de-assert messages. 1 = forward received gpe assert/d e-assert messages. these general gpe message can be received via the peg port from an external intel device (i.e., pxh) and will be subsequently forwarded to the ich (via assert_gpe and deassert_gpe messages on dmi). for example, pxh might send this messa ge if a pci express device is hot plugged into a pxh downstream port.
pci express* registers (d1:f0) datasheet 205 6.1.47 vcech?virtual channel enha nced capability header b/d/f/type: 0/1/0/mmr address offset: 100?103h default value: 14010002h access: ro size: 32 bits this register indicates pci express device virtual channel capabilities. extended capability structures for pci express devices are located in pci express extended configuration space and have different field definitions than standard pci capability structures. bit access & default description 31:20 ro 140h pointer to next capability (pnc): the link declaration capability is the next in the pci express extended capabilities list. 19:16 ro 1h pci express virtual channel capability version (pci express*vccv): hardwired to 1 to indicate compliances with the 1.1 version of the pci express specification. 15:0 ro 0002h extended capability id (ecid): value of 0002 h identifies this linked list item (capability structure) as being for pci express virtual channel registers. 6.1.48 pvccap1?port vc capability register 1 b/d/f/type: 0/1/0/mmr address offset: 104?107h default value: 00000000h access: ro size: 32 bits this register describes the configuration of pci express virtual channels associated with this port. bit access & default description 31:7 ro 0000000h reserved 6:4 ro 000b low priority extended vc count (lpevcc): this field indicates the number of (extended) virtual channels in addition to the default vc belonging to the low-priority vc (lpvc) group that has the lowest priority with respect to other vc resources in a strict-priority vc arbitration. the value of 0 in this field implies strict vc arbitration. 3 ro 0b reserved 2:0 ro 000b extended vc count (evcc): this field indicates the number of (extended) virtual channels in additi on to the default vc supported by the device.
pci express* registers (d1:f0) 206 datasheet 6.1.49 pvccap2?port vc capability register 2 b/d/f/type: 0/1/0/mmr address offset: 108?10bh default value: 00000000h access: ro size: 32 bits this register describes the configuration of pci express virtual channels associated with this port. bit access & default description 31:24 ro 00h vc arbitration table offset (vcato): this field indicates the location of the vc arbitration table. this field contains the zero-based offset of the table in dqwords (16 bytes) from the base address of the virtual channel capability structure. a value of 0 indicates that the table is not present (due to fixed vc priority). 23:0 ro 0s reserved 6.1.50 pvcctl?port vc control b/d/f/type: 0/1/0/mmr address offset: 10c?10dh default value: 0000h access: ro, rw size: 16 bits bit access & default description 15:4 ro 000h reserved 3:1 rw 000b vc arbitration select (vcas): this field will be programmed by software to the only possible value as indicated in the vc arbitration capability field. since there is no other vc supported than the default, this field is reserved. 0 ro 0b reserved
pci express* registers (d1:f0) datasheet 207 6.1.51 vc0rcap?vc0 resource capability b/d/f/type: 0/1/0/mmr address offset: 110?113h default value: 00000000h access: ro size: 32 bits bit access & default description 31:16 ro 0000h reserved 15 ro 0b reject snoop transa ctions (rsnpt): 0 = transactions with or without the no snoop bit set within the tlp header are allowed on this vc. 1 = any transaction without the no snoop bit set within the tlp header will be rejected as an unsupported request. 14:0 ro 0000h reserved
pci express* registers (d1:f0) 208 datasheet 6.1.52 vc0rctl?vc0 resource control b/d/f/type: 0/1/0/mmr address offset: 114?117h default value: 800000ffh access: ro, rw size: 32 bits this register controls the resources associated with pci express virtual channel 0. bit access & default description 31 ro 1b vc0 enable (vc0e): for vc0, this is hardwired to 1 and read only as vc0 can never be disabled. 30:27 ro 0h reserved 26:24 ro 000b vc0 id (vc0id): assigns a vc id to the vc resource. for vc0, this is hardwired to 0 and read only. 23:8 ro 0000h reserved 7:1 rw 7fh tc/vc0 map (tcvc0m): this field indicates the tcs (traffic classes) that are mapped to the vc resource. bit locations within this field correspond to tc values. for example, when bit 7 is set in this field, tc7 is mapped to this vc resource. when more than one bit in this field is set, it indicates that multiple tcs are mapped to the vc resource. to remove one or more tcs from the tc/vc map of an enabled vc, software must ensure that no new or outstanding transactions with the tc labels are targeted at the given link. 0 ro 1b tc0/vc0 map (tc0vc0m): traffic class 0 is always routed to vc0.
pci express* registers (d1:f0) datasheet 209 6.1.53 vc0rsts?vc0 resource status b/d/f/type: 0/1/0/mmr address offset: 11a?11bh default value: 0002h access: ro size: 16 bits this register reports the virtual channel specific status. bit access & default description 15:2 ro 0000h reserved 1 ro 1b vc0 negotiation pe nding (vc0np): 0 = the vc negotiation is complete. 1 = the vc resource is still in the process of negotiation (initialization or disabling). this bit indicates the status of the process of flow control initialization. it is set by default on reset, as well as whenever the corresponding virtual channel is disabled or the link is in the dl_down state. it is cleared when the link successfully exits the fc_init2 state. before using a virtual channel, so ftware must check whether the vc negotiation pending fields for that virtual channel are cleared in both components on a link. 0 ro 0b reserved
pci express* registers (d1:f0) 210 datasheet 6.1.54 rcldech?root complex link declaration enhanced b/d/f/type: 0/1/0/mmr address offset: 140?143h default value: 00010005h access: ro size: 32 bits this capability declares links from this element (peg) to other elements of the root complex component to which it belongs. see pci express specification for link/topology declaration requirements. bit access & default description 31:20 ro 000h pointer to next capability (pnc): this is the last capability in the pci express extended capabilities list 19:16 ro 1h link declaration capability version (ldcv): hardwired to 1 to indicate compliances with the 1.1 version of the pci express specification. 15:0 ro 0005h extended capability id (ecid): value of 0005h identifies this linked list item (capability structure) as being for pci express link declaration capability. 6.1.55 esd?element self description b/d/f/type: 0/1/0/mmr address offset: 144?147h default value: 02000100h access: ro, rwo size: 32 bits this register provides information about the root complex element containing this link declaration capability. bit access & default description 31:24 ro 02h port number (pn): this field specifies the port number associated with this element with respect to the component that contains this element. this port number value is utilized by the express port of the component to provide arbitration to this root complex element. 23:16 rwo 00h component id (cid): this field identifies the physical component that contains this root complex element. 15:8 ro 01h number of link entries (nle): this field indicates the number of link entries following the element self description. this field reports 1 (to express port only as we don't report any peer-to-peer capabilities in our topology). 7:4 ro 0h reserved 3:0 ro 0h element type (et): this field indicates the type of the root complex element. value of 0h represents a root port.
pci express* registers (d1:f0) datasheet 211 6.1.56 le1d?link entry 1 description b/d/f/type: 0/1/0/mmr address offset: 150?153h default value: 00000000h access: ro, rwo size: 32 bits this register provides the first part of a li nk entry which declares an internal link to another root complex element. bit access & default description 31:24 ro 00h target port nu mber (tpn): this field specifies the port number associated with the element targeted by this link entry (express port). the target port number is with respect to the component that contains this element as specified by the target component id. 23:16 rwo 00h target component id (tcid): this field identifies the physical or logical component that is targeted by this link entry. 15:2 ro 0000h reserved 1 ro 0b link type (ltyp): this field indicates that the link points to memory-mapped space (for rcrb). the link address specifies the 64- bit base address of the target rcrb. 0 rwo 0b link valid (lv): 0 = link entry is not valid and will be ignored. 1 = link entry specifies a valid link. 6.1.57 le1a?link entry 1 address b/d/f/type: 0/1/0/mmr address offset: 158?15fh default value: 0000000000000000h access: ro, rwo size: 64 bits this register provides the second part of a link entry which declares an internal link to another root complex element. bit access & default description 63:32 ro 00000000 h reserved 31:12 rwo 00000h link address (la): this field contains the memory-mapped base address of the rcrb that is the target element (express port) for this link entry. 11:0 ro 000h reserved
pci express* registers (d1:f0) 212 datasheet 6.1.58 pegssts?pci express*-g sequence status b/d/f/type: 0/1/0/mmr address offset: 218?21fh default value: 0000000000000fffh access: ro size: 64 bits this register provides pci express status re porting that is required by the pci express specification. bit access & default description 63:60 ro 0h reserved 59:48 ro 000h next transmit sequence number (ntsn): this field indicates the value of the nxt_trans_seq counter. this counter represents the transmit sequence number to be applied to the next tlp to be transmitted onto the link for the first time. 47:44 ro 0h reserved 43:32 ro 000h next packet sequence number (npsn): this field indicates the packet sequence number to be applied to the next tlp to be transmitted or re-transmitted onto the link. 31:28 ro 0h reserved 27:16 ro 000h next receive sequence number (nrsn): this field is the sequence number associated with th e tlp that is expected to be received next. 15:12 ro 0h reserved 11:0 ro fffh last acknowledged sequence number (lasn): this field is the sequence number associated with the last acknowledged tlp.
pci express* registers (d1:f0) datasheet 213
direct memory interface (dmi) registers 214 datasheet 7 direct memory interface (dmi) registers this root complex register block (rcrb) controls the gm ch-ich9 serial interconnect. the base address of this space is programmed in dmibar in d0:f0 configuration space. table 7-1 provides an address map of the dmi registers listed by address offset in ascending order. section 7.1 provides register bit descriptions. table 7-1. dmi register address map address offset register symbol register name default value access 00?03h dmivcech dmi virtual channel enhanced capability 04010002h ro 04?07h dmipvccap1 dmi port vc ca pability register 1 00000001h rwo, ro 08?0bh dmipvccap2 dmi port vc ca pability register 2 00000000h ro 0c?0dh dmipvcctl dmi port vc control 0000h ro, rw 10?13h dmivc0rcap dmi vc0 reso urce capabilit y 00000001h ro 14?17h dmivc0rctl0 dmi vc0 resource control 800000ffh ro, rw 1a?1bh dmivc0rsts dmi vc0 resource status 0002h ro 1c?1fh dmivc1rcap dmi vc1 re source capab ility 00008001h ro 20?23h dmivc1rctl1 dmi vc1 resource control 01000000h rw, ro 26?27h dmivc1rsts dmi vc1 resource status 0002h ro 84?87h dmilcap dmi link capabilities 00012c41h ro, rwo 88?89h dmilctl dmi link control 0000h rw, ro 8a?8bh dmilsts dmi link status 0001h ro
direct memory interface (dmi) registers datasheet 215 7.1 direct memory interface (dmi) configuration register details 7.1.1 dmivcech?dmi virtual cha nnel enhanced capability b/d/f/type: 0/0/0/dmibar address offset: 00?03h default value: 04010002h access: ro size: 32 bits this register indicates dmi virtual channel capabilities. bit access & default description 31:20 ro 040h pointer to next capability (pnc): this field contains the offset to the next pci express capability structure in the linked list of capabilities (link declaration capability). 19:16 ro 1h pci express* virtual channel capability version (pci express*vccv): hardwired to 1 to indicate compliances with the 1.1 version of the pci express specification. 15:0 ro 0002h extended capability id (ecid): value of 0002h identifies this linked list item (capability structure) as being for pci express virtual channel registers.
direct memory interface (dmi) registers 216 datasheet 7.1.2 dmipvccap1?dmi port vc capability register 1 b/d/f/type: 0/0/0/dmibar address offset: 04?07h default value: 00000001h access: rwo, ro size: 32 bits this register describes the configuration of pci express virtual channels associated with this port. bit access & default description 31:7 ro 0000000h reserved 6:4 ro 000b low priority extended vc count (lpevcc): this field indicates the number of (extended) virtual channels in addition to the default vc belonging to the low-priority vc (lpvc) group that has the lowest priority with respect to other vc resources in a strict-priority vc arbitration. the value of 0 in this field implies strict vc arbitration. 3 ro 0b reserved 2:0 rwo 001b extended vc count (evcc): this field indicates the number of (extended) virtual channels in additi on to the default vc supported by the device. the private virtual channel is not included in this count. 7.1.3 dmipvccap2?dmi port vc capability register 2 b/d/f/type: 0/0/0/dmibar address offset: 08?0bh default value: 00000000h access: ro size: 32 bits this register describes the configuration of pci express virtual channels associated with this port. bit access & default description 31:0 ro 00000000h reserved
direct memory interface (dmi) registers datasheet 217 7.1.4 dmipvcctl?dmi port vc control b/d/f/type: 0/0/0/dmibar address offset: 0c?0dh default value: 0000h access: ro, rw size: 16 bits bit access & default description 15:4 ro 000h reserved 3:1 rw 000b vc arbitration select (vcas): this field will be programmed by software to the only possible value as indicated in the vc arbitration capability field. see the pci express specif ication for more details. 0 ro 0b reserved 7.1.5 dmivc0rcap?dmi vc0 resource capability b/d/f/type: 0/0/0/dmibar address offset: 10?13h default value: 00000001h access: ro size: 32 bits bit access & default description 31:16 ro 00000h reserved 15 ro 0b reject snoop transa ctions (rejsnpt): 0 = transactions with or without the no snoop bit set within the tlp header are allowed on this vc. 1 = any transaction without the no snoop bit set within the tlp header will be rejected as an unsupported request. 14:8 ro 00h reserved 7:0 ro 01h port arbitration capability (pac): having only bit 0 set indicates that the only supported arbitration scheme for this vc is non- configurable hardware-fixed.
direct memory interface (dmi) registers 218 datasheet 7.1.6 dmivc0rctl0?dmi vc0 resource control b/d/f/type: 0/0/0/dmibar address offset: 14?17h default value: 800000ffh access: ro, rw size: 32 bits this register controls the resources associated with pci express virtual channel 0. bit access & default description 31 ro 1b virtual channel 0 enable (vc0e): for vc0, this is hardwired to 1 and read only as vc0 can never be disabled. 30:27 ro 0h reserved 26:24 ro 000b virtual channel 0 id (vc0id): assigns a vc id to the vc resource. for vc0, this is hardwired to 0 and read only. 23:20 ro 0h reserved 19:17 rw 000b port arbitration select (pas): this field configures the vc resource to provide a particular port arbitration service. valid value for this field is a number corresponding to one of the asserted bits in the port arbitration capability field of the vc resource. because only bit 0 of that field is asserted. this field will always be programmed to '1'. 16:8 ro 000h reserved 7:1 rw 7fh traffic class / virtual channel 0 map (tcvc0m): this field indicates the tcs (traffic classes) th at are mapped to the vc resource. bit locations within this field correspond to tc values. for example, when bit 7 is set in this field, tc7 is mapped to this vc resource. when more than one bit in this field is set, it indicates that multiple tcs are mapped to the vc resource. in order to remove one or more tcs from the tc/vc map of an enabled vc, software must ensure that no new or outstanding transactions with the tc labels are targeted at the given link. 0 ro 1b traffic class 0 / virtual channel 0 map (tc0vc0m): traffic class 0 is always routed to vc0.
direct memory interface (dmi) registers datasheet 219 7.1.7 dmivc0rsts?dmi vc0 resource status b/d/f/type: 0/0/0/dmibar address offset: 1a?1bh default value: 0002h access: ro size: 16 bits this register reports the virtual channel specific status. bit access & default description 15:2 ro 0000h reserved. 1 ro 1b virtual channel 0 negotiation pending (vc0np): this bit indicates the status of the process of flow control initialization. it is set by default on reset, as well as whenever the corresponding virtual channel is disabled or the link is in the dl_down state. it is cleared when the link successfully exits the fc_init2 state. 0 = the vc negotiation is complete. 1 = the vc resource is still in the process of negotiation (initialization or disabling). bios requirement: before using a virtual channel, software must check whether the vc negotiation pending fields for that virtual channel are cleared in both components on a link. 0 ro 0b reserved 7.1.8 dmivc1rcap?dmi vc1 resource capability b/d/f/type: 0/0/0/dmibar address offset: 1c?1fh default value: 00008001h access: ro size: 32 bits bit access & default description 31:16 ro 00000h reserved 15 ro 1b reject snoop transa ctions (rejsnpt): 0 = transactions with or without the no snoop bit set within the tlp header are allowed on this vc. 1 = any transaction without the no snoop bit set within the tlp header will be rejected as an unsupported request. 14:8 ro 00h reserved 7:0 ro 01h port arbitration capability (pac): having only bit 0 set indicates that the only supported arbitration scheme for this vc is non- configurable hardware-fixed.
direct memory interface (dmi) registers 220 datasheet 7.1.9 dmivc1rctl1?dmi vc1 resource control b/d/f/type: 0/0/0/dmibar address offset: 20?23h default value: 01000000h access: rw, ro size: 32 bits this register controls the resources associated with pci express virtual channel 1. bit access & default description 31 rw 0b virtual channel 1 enable (vc1e): 0 = virtual channel is disabled. 1 = virtual channel is enabled. 30:27 ro 0h reserved 26:24 rw 001b virtual channel 1 id (vc1id): this field assigns a vc id to the vc resource. assigned value must be non-zero. this field can not be modified when the vc is already enabled. 23:20 ro 0h reserved 19:17 rw 000b port arbitration select (pas): this field configures the vc resource to provide a particular port arbitration service. valid value for this field is a number corresponding to one of the asserted bits in the port arbitration capability field of the vc resource. 16:8 ro 000h reserved 7:1 rw 00h traffic class / virtual channel 1 map (tcvc1m): this field indicates the tcs (traffic classes) th at are mapped to the vc resource. bit locations within this field correspond to tc values. for example, when bit 7 is set in this field, tc7 is mapped to this vc resource. when more than one bit in this field is set, it indicates that multiple tcs are mapped to the vc resource. in order to remove one or more tcs from the tc/vc map of an enabled vc, software must ensure that no new or outstanding transactions with the tc labels are targeted at the given link. 0 ro 0b traffic class 0 / virtual channel 1 map (tc0vc1m): traffic class 0 is always routed to vc0.
direct memory interface (dmi) registers datasheet 221 7.1.10 dmivc1rsts?dmi vc1 resource status b/d/f/type: 0/0/0/dmibar address offset: 26?27h default value: 0002h access: ro size: 16 bits this register reports the virtual channel specific status. bit access & default description 15:2 ro 0000h reserved 1 ro 1b virtual channel 1 negotiation pending (vc1np): 0 = the vc negotiation is complete. 1 = the vc resource is still in the process of negotiation (initialization or disabling). 0 ro 0b reserved 7.1.11 dmilcap?dmi link capabilities b/d/f/type: 0/0/0/dmibar address offset: 84?87h default value: 00012c41h access: ro, rwo size: 32 bits this register indicates dmi specific capabilities. bit access & default description 31:18 ro 0000h reserved 17:15 rwo 010b l1 exit latency (l1selat): this field indicates the length of time this port requires to complete the transition from l1 to l0. 010b = 2 us to less than 4 us. 14:12 rwo 010b l0s exit latency (l0selat): this field indicates the length of time this port requires to complete the transition from l0s to l0. 010 = 128 ns to less than 256 ns 11:10 ro 11b active state link pm support (aslpms): l0s & l1 entry supported. 9:4 ro 04h max link width (mlw): this field indicates the maximum number of lanes supported for this link. 3:0 ro 1h max link speed (mls): hardwired to indicate 2.5 gb/s.
direct memory interface (dmi) registers 222 datasheet 7.1.12 dmilctl?dmi link control b/d/f/type: 0/0/0/dmibar address offset: 88?89h default value: 0000h access: rw, ro size: 16 bits this register allows control of dmi. bit access & default description 15:8 ro 00h reserved 7 rw 0b extended synch (extsync): 0 = standard fast training sequence (fts). 1 = forces the transmission of addi tional ordered sets when exiting the l0s state and when in the recovery state. 6:3 ro 0h reserved 2 rw 0b far-end digital loopback (fedlb): 1:0 rw 00b active state power management support (aspms): this field controls the level of active state power management supported on the given link. 00 = disabled 01 = l0s entry supported 10 = reserved 11 = l0s and l1 entry supported
direct memory interface (dmi) registers datasheet 223 7.1.13 dmilsts?dmi link status b/d/f/type: 0/0/0/dmibar address offset: 8a?8bh default value: 0001h access: ro size: 16 bits this register indicates dmi status. bit access & default description 15:10 ro 00h reserved and zero for future r/wc/s implementations. software must use 0 for writes to these bits. 9:4 ro 00h negotiated width (nwid): this field indicates negotiated link width. this field is valid only when the link is in the l0, l0s, or l1 states (after link width negotiat ion is successfully completed). 04h = x4 all other encodings are reserved. 3:0 ro 1h negotiated speed (nspd): this field indicates negotiated link speed. 1h = 2.5 gb/s all other encodings are reserved.
integrated graphics devi ce registers (d2:f0,f1) 224 datasheet 8 integrated graphics device registers (d2:f0,f1) the integrated graphics device (igd) registers are located in device 2 (d0), function 0 (f0) and function 1 (f1). this chapter provides the descriptions for these registers. section 8.1 provides the register descriptions for device 2, function 0. section 8.2 provides the register descriptions for device 2, function 1. 8.1 integrated graphics register details (d2:f0) device 2, function 0 contains registers for the internal graphics functions. table 8-1 lists the pci configuration registers in order of ascending offset address. function 0 can be vga compatible or not, this is selected through bit 1 of ggc register (device 0, offset 52h). note: the following sections describe device 2 pci configuration registers only. table 8-1. integrated graphics de vice register address map (d2:f0) address offset register symbol register name default value access 00?01h vid2 vendor identification 8086h ro 02?03h did device identification 29c2h ro 04?05h pcicmd2 pci command 0000h ro, rw 06?07h pcists2 pci status 0090h ro 08h rid2 revision identification 00h ro 09?0bh cc class code 030000h ro 0ch cls cache line size 00h ro 0dh mlt2 master latency timer 00h ro 0eh hdr2 header type 80h ro 18?1fh gmadr graphics memory range address 000000000 000000ah rw/l, ro, rw 20?23h iobar io base address 00000001h ro, rw 2c?2dh svid2 subsystem vendor identification 0000h rwo 2e?2fh sid2 subsystem identification 0000h rwo 30?33h romadr video bios rom base address 00000000h ro
integrated graphics devi ce registers (d2:f0,f1) datasheet 225 address offset register symbol register name default value access 34h cappoint capabilities pointer 90h ro 3eh mingnt minimum grant 00h ro 3fh maxlat maximum latency 00h ro 44h mcapptr mirror of dev 0 capabilities pointer e0h ro 48?51h capid0 mirror of dev0 capability identifier 000000000 000010900 09h ro 52?53h mggc gmch graphics control register 0030h ro 54?57h deven device enable 000003dbh ro 58?5bh ssrw software scratch read write 00000000h rw 5c?5fh bsm base of stolen memory 07800000h ro 60?61h hsrw hardware scratch read write 0000h rw 90?11h msi_capid message signaled interrupts capability id d005h r) c0h gdrst graphics debug reset 00h ro, rw/l d0?d1h pmcapid power management capabilities id 0001h rwo, ro d2?d3h pmcap power management capabilities 0022h ro d4?d5h pmcs power management control/status 0000h ro, rw e0?e1h swsmi software smi 0000h rw e4?e7h asle system display event register 00000000h rw fc?ffh asls asl storage 00000000h rw 8.1.1 vid2?vendor identification b/d/f/type: 0/2/0/pci address offset: 00?01h default value: 8086h access: ro size: 16 bits this register combined with the device identification register uniquely identifies any pci device. bit access & default description 15:0 ro 8086h vendor identification number (vid): pci standard identification for intel.
integrated graphics devi ce registers (d2:f0,f1) 226 datasheet 8.1.2 did?device identification b/d/f/type: 0/2/0/pci address offset: 02?03h default value: 2982h access: ro size: 16 bits this register combined with the vendor identification register uniquely identifies any pci device. bit access & default description 15:0 ro 2982h device identification number (did): this is a 16 bit value assigned to the gmch graphic device. 8.1.3 pcicmd2?pci command b/d/f/type: 0/2/0/pci address offset: 04?05h default value: 0000h access: ro, rw size: 16 bits this 16-bit register provides basic control over the igd's ability to respond to pci cycles. the pcicmd register in the igd disables the igd pci compliant master accesses to main memory. bit access & default description 15:11 ro 00h reserved 10 rw 0b interrupt disable (intdis): this bit disables the device from asserting intx#. 0 = enable the assertion of this device's intx# signal. 1 = disable the assertion of this device's intx# signal. do_intx messages will not be sent to dmi. 9 ro 0b fast back-to-back (fb2b): not implemented. hardwired to 0. 8 ro 0b serr enable (serre): not implemented. hardwired to 0. 7 ro 0b address/data stepping enable (adstep): not implemented. hardwired to 0. 6 ro 0b parity error enable (perre): not implemented. hardwired to 0. since the igd belongs to the category of devices that does not corrupt programs or data in system memory or hard drives, the igd ignores any parity error that it detects an d continues with normal operation.
integrated graphics devi ce registers (d2:f0,f1) datasheet 227 bit access & default description 5 ro 0b video palette snooping (vps): this bit is hardwired to 0 to disable snooping. 4 ro 0b memory write and invalidate enable (mwie): hardwired to 0. the igd does not support memory write and invalidate commands. 3 ro 0b special cycle enable (sce): this bit is hardwired to 0. the igd ignores special cycles. 2 rw 0b bus master enable (bme): this bit controls the igd's response to bus master accesses. 0 = disable igd bus mastering. 1 = enable the igd to function as a pci compliant master. 1 rw 0b memory access enable (mae): this bit controls the igd's response to memory space accesses. 0 = disable. 1 = enable. 0 rw 0b i/o access enable (ioae): this bit controls the igd's response to i/o space accesses. 0 = disable. 1 = enable.
integrated graphics devi ce registers (d2:f0,f1) 228 datasheet 8.1.4 pcists2?pci status b/d/f/type: 0/2/0/pci address offset: 06?07h default value: 0090h access: ro, rwc size: 16 bits pcists is a 16-bit status register that reports the occurrence of a pci compliant master abort and pci compliant target ab ort. pcists also indicates the devsel# timing that has been set by the igd. bit access & default description 15 ro 0b detected parity error (dpe): since the igd does not detect parity, this bit is always hardwired to 0. 14 ro 0b signaled system error (sse): the igd never asserts serr#, therefore this bit is hardwired to 0. 13 ro 0b received master abort status (rmas): the igd never gets a master abort, therefore this bit is hardwired to 0. 12 ro 0b received target abort status (rtas): the igd never gets a target abort, therefore this bit is hardwired to 0. 11 ro 0b signaled target abort status (stas): hardwired to 0. the igd does not use target abort semantics. 10:9 ro 00b devsel timing (devt): n/a. these bits are hardwired to "00". 8 ro 0b master data parity e rror detected (dpd): since parity error response is hardwired to disabled (and the igd does not do any parity detection), this bit is hardwired to 0. 7 ro 1b fast back-to-back (fb2b): hardwired to 1. the igd accepts fast back-to-back when the transactions are not to the same agent. 6 ro 0b user defined format (udf): hardwired to 0. 5 ro 0b 66 mhz pci capable (66c): n/a - hardwired to 0. 4 ro 1b capability li st (clist): this bit is set to 1 to indicate that the register at 34h provides an o ffset into the function's pci configuration space contai ning a pointer to the location of the first item in the list. 3 rwc 0b interrupt status (intsts): this bit reflects the state of the interrupt in the device. only when the interrupt disable bit in the command register is a 0 and this interrupt status bit is a 1, will the devices intx# signal be asserted. setting the interrupt disable bit to a 1 has no effect on the state of this bit. this bit is set by hardware, and software must write a '1' to clear it. 2:0 ro 000b reserved
integrated graphics devi ce registers (d2:f0,f1) datasheet 229 8.1.5 rid2?revision identification b/d/f/type: 0/2/0/pci address offset: 08h default value: 00h access: ro size: 8 bits this register contains the revision number for device 2 functions 0 and 1. bit access & default description 7:0 ro 00h revision identification number (rid): this is an 8-bit value that indicates the revision identification number for the gmch device 2. refer to the intel ? g35 express chipset specification update for the value of the revision id register. 8.1.6 cc?class code b/d/f/type: 0/2/0/pci address offset: 09?0bh default value: 030000h access: ro size: 24 bits this register contains the device programming interface information related to the sub-class code and base class code definition for the igd. this register also contains the base class code and the function sub-class in relation to the base class code. bit access & default description 23:16 ro 03h base class code (bcc): this is an 8-bit value that indicates the base class code for the gmch. this code has the value 03h, indicating a display controller. 15:8 ro 00h sub-class code (subcc): value will be determined based on device 0 ggc register, gms and ivd fields. 00h = vga compatible 80h = non vga (gms = "0000" or ivd = "1") 7:0 ro 00h programming interface (pi): 00h = hardwired as a display controller.
integrated graphics devi ce registers (d2:f0,f1) 230 datasheet 8.1.7 cls?cache line size b/d/f/type: 0/2/0/pci address offset: 0ch default value: 00h access: ro size: 8 bits the igd does not support this register as a pci slave. bit access & default description 7:0 ro 00h cache line size (cls): this field is hardwired to 0s. the igd as a pci compliant master does not us e the memory write and invalidate command and, in general, does not perform operations based on cache line size. 8.1.8 mlt2?master latency timer b/d/f/type: 0/2/0/pci address offset: 0dh default value: 00h access: ro size: 8 bits the igd does not support the programmability of the master latency timer because it does not perform bursts. bit access & default description 7:0 ro 00h master latency timer count value (mltcv): hardwired to 0s.
integrated graphics devi ce registers (d2:f0,f1) datasheet 231 8.1.9 hdr2?header type b/d/f/type: 0/2/0/pci address offset: 0eh default value: 80h access: ro size: 8 bits this register contains the header type of the igd. bit access & default description 7 ro 1b multi function status (mfunc): indicates if the device is a multi- function device. the value of this re gister is determined by device 0, offset 54h, deven[4]. if device 0 deven[4] is set, the mfunc bit is also set. 6:0 ro 00h header code (h): this is a 7-bit value that indicates the header code for the igd. this code has the value 00h, indicating a type 0 configuration space format. 8.1.10 gmadr?graphics memory range address b/d/f/type: 0/2/0/pci address offset: 18?1fh default value: 00000008h access: rw, ro, rw/l size: 64 bits igd graphics memory base address is specified in this register. bit access & default description 63:36 ro reserved 35:29 rw 000b memory base address (mba): set by the os, these bits correspond to address signals 35:29. 28 rw/l 0b 512 mb address mask (512admsk): this bit is either part of the memory base address (r/w) or pa rt of the address mask (ro), depending on the value of msac[1:0]. see msac (d2:f0, offset 62h) for details. 27 rw/l 0b 256 mb address mask (256admsk): this bit is either part of the memory base address (r/w) or pa rt of the address mask (ro), depending on the value of msac[1:0]. see msac (d2:f0, offset 62h) for details. 26:4 ro 000000h address mask (adm): hardwired to 0s to indicate at least 128 mb address range. 3 ro 1b prefetchable memory (prefmem): hardwired to 1 to enable prefetching. 2:1 ro 00b memory type (memtyp): 0 = 32-bit address. 1 = 64-bit address 0 ro 0b memory/io space (mios): hardwired to 0 to indicate memory space.
integrated graphics devi ce registers (d2:f0,f1) 232 datasheet 8.1.11 iobar?i/o base address b/d/f/type: 0/2/0/pci address offset: 20?23h default value: 00000001h access: ro, rw size: 32 bits this register provides the base offset of the i/o registers within device 2. bits 15:3 are programmable allowing the i/o base to be located anywhere in 16 bit i/o address space. bits 2:1 are fixed and return zero; bit 0 is hardwired to a one indicating that 8 bytes of i/o space are decoded. access to th e 8bs of i/o space is allowed in pm state d0 when io enable (pcicmd bit 0) set. acce ss is disallowed in pm states d1?d3 or if i/o enable is clear or if device 2 is turned off or if internal grap hics is disabled thru the fuse or fuse override mechanisms. note that access to this io bar is independ ent of vga functionality within device 2. also note that this mechanism is available only through function 0 of device 2 and is not duplicated in function 1. if accesses to this io bar is allowed then the gmch claims all 8, 16 or 32 bit i/o cycles from the processor that falls within the 8b claimed. bit access & default description 31:16 ro 0000h reserved 15:3 rw 0000h io base address (iobase): set by the os, these bits correspond to address signals 15:3. 2:1 ro 00b memory type (memtype): hardwired to 0s to indicate 32-bit address. 0 ro 1b memory/io space (mios): hardwired to 1 to indicate i/o space. 8.1.12 svid2?subsystem vendor identification b/d/f/type: 0/2/0/pci address offset: 2c?2dh default value: 0000h access: rwo size: 16 bits bit access & default description 15:0 rwo 0000h subsystem vendor id (subvid): this value is used to identify the vendor of the subsystem. this regi ster should be programmed by bios during boot-up. once written, this register becomes read only. this register can only be cleared by a reset.
integrated graphics devi ce registers (d2:f0,f1) datasheet 233 8.1.13 sid2?subsystem identification b/d/f/type: 0/2/0/pci address offset: 2e?2fh default value: 0000h access: rwo size: 16 bits bit access & default description 15:0 rwo 0000h subsystem identification (subid): this value is used to identify a particular subsystem. this field sh ould be programmed by bios during boot-up. once written, this register becomes read only. this register can only be cleared by a reset. 8.1.14 romadr?video bios rom base address b/d/f/type: 0/2/0/pci address offset: 30?33h default value: 00000000h access: ro size: 32 bits the igd does not use a separate bios rom, therefore this register is hardwired to 0s. bit access & default description 31:18 ro 0000h rom base address (rba): hardwired to 0s. 17:11 ro 00h address mask (admsk): hardwired to 0s to indicate 256 kb address range. 10:1 ro 000h reserved . hardwired to 0s. 0 ro 0b rom bios enable (rbe): 0 = rom not accessible.
integrated graphics devi ce registers (d2:f0,f1) 234 datasheet 8.1.15 cappoint?capabilities pointer b/d/f/type: 0/2/0/pci address offset: 34h default value: 90h access: ro size: 8 bits bit access & default description 7:0 ro 90h capabilities pointer value (cpv): this field contains an offset into the function's pci configuration space for the first item in the new capabilities linked list, the msi ca pabilities id registers at address 90h or the power management capability at d0h. this value is determined by the configuration in capl[0]. 8.1.16 intrline?interrupt line b/d/f/type: 0/2/0/pci address offset: 3ch default value: 00h access: rw size: 8 bits bit access & default description 7:0 rw 00h interrupt connection (intcon): this field is used to communicate interrupt line routin g information. post software writes the routing information into this register as it initializes and configures the system. the value in this register indicates to which input of the system interrupt contro ller the device's interrupt pin is connected. 8.1.17 intrpin?interrupt pin b/d/f/type: 0/2/0/pci address offset: 3dh default value: 01h access: ro size: 8 bits bit access & default description 7:0 ro 01h interrupt pin (intpin): as a single function device, the igd specifies inta# as its interrupt pin. 01h = inta#.
integrated graphics devi ce registers (d2:f0,f1) datasheet 235 8.1.18 mingnt?minimum grant b/d/f/type: 0/2/0/pci address offset: 3eh default value: 00h access: ro size: 8 bits bit access & default description 7:0 ro 00h minimum grant value (mgv): the igd does not burst as a pci compliant master. 8.1.19 maxlat?maximum latency b/d/f/type: 0/2/0/pci address offset: 3fh default value: 00h access: ro size: 8 bits bit access & default description 7:0 ro 00h maximum latency value (mlv): the igd has no specific requirements for how often it needs to access the pci bus.
integrated graphics devi ce registers (d2:f0,f1) 236 datasheet 8.1.20 mcapptr?mirror of dev 0 capabilities pointer b/d/f/type: 0/2/0/pci address offset: 44h default value: e0h access: ro size: 8 bits the capptr provides the offset that is the pointer to the location of the first device capability in the capability list. bit access & default description 7:0 ro e0h mirror of capptr (mcapptr): pointer to the offset of the first capability id register block. in th is case the first capability is the product-specific capability identifier (capid0). 8.1.21 capid0?mirror of dev0 capability identifier b/d/f/type: 0/2/0/pci address offset: 48?51h default value: 00000000000001090009h access: ro size: 80 bits bit access & default description 79:26 ro 00000000 00000h reserved 27:24 ro 1h capid version (capidv): this field has the value 0001b to identify the first revision of the capid register definition. 23:16 ro 09h capid length (capidl): this field has the value 09h to indicate the structure length (9 bytes). 15:8 ro 00h next capability pointer (ncp): this field is hardwired to 00h indicating the end of the capabilities linked list. 7:0 ro 09h capability identifier (cap_id): this field has the value 1001b to identify the cap_id assigned by the pci sig for vendor dependent capability pointers.
integrated graphics devi ce registers (d2:f0,f1) datasheet 237 8.1.22 mggc? mirror of dev0 gmch graphics control register b/d/f/type: 0/2/0/pci address offset: 52?53h default value: 0030h access: ro size: 16 bits bit access & default description 15:7 ro 0s reserved 6:4 ro 011b graphics mode select (gms): this field is used to select the amount of main memory that is pr e-allocated to support the internal graphics device in vga (non-linear) and native (linear) modes. the bios ensures that memory is pre-allocated only when internal graphics is enabled. 000 = no memory pre-allocated. device 2 (igd) does not claim vga cycles (mem and io), and the sub-class code field within device 2 function 0 cla ss code register is 80. 001 = dvmt (uma) mode, 1 mb of memory pre-allocated for frame buffer. 010 = reserved 011 = dvmt (uma) mode, 8 mb of memory pre-allocated for frame buffer. 100 = reserved 101 = reserved 110 = reserved 111 = reserved note: this register is locked and becomes read only when the d_lck bit in the smram register is set. 3:2 ro 00b reserved 1 ro 0b igd vga disable (ivd): 0 = enable. device 2 (igd) claims vga memory and i/o cycles, the sub-class code within device 2 class code register is 00. 1 = disable. device 2 (igd) does not claim vga cycles (memory and i/o), and the sub- class code fiel d within device 2, function 0 class code register is 80h. 0 ro 0b reserved
integrated graphics devi ce registers (d2:f0,f1) 238 datasheet 8.1.23 deven?mirror of dev0 device enable b/d/f/type: 0/2/0/pci address offset: 54?57h default value: 000003dbh access: ro size: 32 bits this register allows for enabling/disabling of pci devices and functions that are within the gmch. the table below the bit definitions describes the behavior of all combinations of transactions to devices controlled by this register. bit access & default description 31:10 ro 0s reserved 9 ro 1b me function 3 (d3f3en): 0 = bus 0, device 3, function 3 is disabled and hidden 1 = bus 0, device 3, function 3 is enabled and visible. if device 3, function 0 is disabled and hidden, then device 3, function 3 is also disabled and hidden independent of the state of this bit. 8 ro 1b me function 2 (d3f2en): 0 = bus 0, device 3, function 2 is disabled and hidden 1 = bus 0, device 3, function 2 is enabled and visible. if device 3, function 0 is disabled and hidden, then device 3, function 2 is also disabled and hidden independent of the state of this bit. 7 ro 1b reserved 6 ro 1b me function 0 (d3f0en): 0 = bus 0, device 3, function 0 is disabled and hidden 1 = bus 0, device 3, function 0 is enabled and visible. if this gmch does not have me capability, then device 3, function 0 is disabled and hidden independent of the state of this bit. 5 ro 0b reserved 4 ro 1b internal graphics engine function 1 (d2f1en): 0 = bus 0, device 2, functi on 1 is disabled and hidden 1 = bus 0, device 2, function 1 is enabled and visible if device 2, function 0 is disabled and hidden, then device 2, function 1 is also disabled and hidden indepe ndent of the state of this bit. 3 ro 1b internal graphics engine function 0 (d2f0en): 0 = bus 0, device 2, functi on 0 is disabled and hidden 1 = bus 0, device 2, function 0 is enabled and visible
integrated graphics devi ce registers (d2:f0,f1) datasheet 239 bit access & default description 2 ro 0b reserved 1 ro 1b pci express port (d1en): 0 = bus 0, device 1, function 0 is disabled and hidden. 1 = bus 0, device 1, function 0 is enabled and visible. 0 ro 1b host bridge (d0en): bus 0, device 0, f unction 0 may not be disabled and is therefore hardwired to 1. 8.1.24 ssrw?software scratch read write b/d/f/type: 0/2/0/pci address offset: 58?5bh default value: 00000000h access: rw size: 32 bits bit access & default description 31:0 rw 00000000h reserved 8.1.25 bsm?base of stolen memory b/d/f/type: 0/2/0/pci address offset: 5c?5fh default value: 07800000h access: ro size: 32 bits graphics stolen memory and tseg are within dram space defined under tolud. from the top of low used dram, gmch cl aims 1 to 64 mbs of dram for internal graphics if enabled. the base of stolen memory will always be below 4 gb. this is required to prevent aliasing between stolen range and the reclaim region. bit access & default description 31:20 ro 078h base of stolen memory (bsm): this register contains bits 31:20 of the base address of stolen dra m memory. the host interface determines the base of graphics st olen memory by subtracting the graphics stolen memory size from tolud. see device 0 tolud for more explanation. 19:0 ro 00000h reserved
integrated graphics devi ce registers (d2:f0,f1) 240 datasheet 8.1.26 hsrw?hardware scratch read write b/d/f/type: 0/2/0/pci address offset: 60?61h default value: 0000h access: rw size: 16 bits bit access & default description 15:0 rw 0000h reserved 8.1.27 msi_capid? message signaled interrupts capability id b/d/f/type: 0/2/0/pci address offset: 90?91h default value: d005h access: ro; size: 16 bits when a device supports msi, it can generate an interrupt request to the processor by writing a predefined data item (a message) to a predefined memory address. the reporting of the existence of this capability can be disabled by setting msich (capl[0] @ 7fh). in that case walking this linked list will skip this capability and instead go directly to the pci pm capability. bit access & default description 15:8 ro d0h pointer to next capability (pointnext): this contains a pointer to the next item in the capabilities list which is the power management capability. 7:0 ro 05h capability id (capid): value of 05h identifies this linked list item (capability structure) as being for msi registers.
integrated graphics devi ce registers (d2:f0,f1) datasheet 241 8.1.28 mc?message control b/d/f/type: 0/2/0/pci address offset: 92?93h default value: 0000h access: ro, rw size: 16 bits system software can modify bits in this re gister, but the device is prohibited from doing so. if the device writes the same message multiple times, only one of those messages is ensured to be serviced. if all of them must be serviced, the device must not generate the same message again until the driver services the earlier one. bit access & default description 15:8 ro 00h reserved 7 ro 0b 64 bit capable (64bcap): hardwired to 0 to indicate that the function does not implement the u pper 32 bits of the message address register and is incapable of gene rating a 64-bit memory address. this may need to change in future implementations when addressable system memory exceeds the 32b / 4 gb limit. 6:4 rw 000b multiple message enable (mme): system software programs this field to indicate the actual number of messages allocated to this device. this number will be equal to or less than the number actually requested. the encoding is the same as for the mmc field (bits 3:1). 3:1 ro 000b multiple message capable (mmc): system software reads this field to determine the number of messages being requested by this device. 000 = 1 all other encodings are reserved. 0 rw 0b msi enable (msien): this bit controls the ability of this device to generate msis.
integrated graphics devi ce registers (d2:f0,f1) 242 datasheet 8.1.29 ma?message address b/d/f/type: 0/2/0/pci address offset: 94?97h default value: 00000000h access: rw, ro size: 32 bits bit access & default description 31:2 rw 00000000 h message address (messadd): used by system software to assign an msi address to the device. the device handles an msi by writ ing the padded contents of the md register to this address. 1:0 ro 00b force dword align (fdword): hardwired to 0 so that addresses assigned by system software are always aligned on a dword address boundary. 8.1.30 md?message data b/d/f/type: 0/2/0/pci address offset: 98?99h default value: 0000h access: rw size: 16 bits bit access & default description 15:0 rw 0000h message data (messdata): base message data pattern assigned by system software and used to handle an msi from the device. when the device must generate an in terrupt request, it writes a 32-bit value to the memory address specif ied in the ma register. the upper 16 bits are always set to 0. the lower 16 bits are supplied by this register.
integrated graphics devi ce registers (d2:f0,f1) datasheet 243 8.1.31 gdrst?graphics debug reset b/d/f/type: 0/2/0/pci address offset: c0h default value: 00h access: ro, rw size: 8 bits bit access & default description 7:2 ro 0h reserved 1 ro 0b graphics reset status (grs): 0 = graphics subsystem not in reset. 1 = graphics subsystem in reset as a result of graphics reset. this bit gets is set to a 1 when graphics debug reset bit is set to a 1 and the graphics hardware has completed the debug reset sequence and all graphics assets are in reset. this bit is cleared when graphics reset bit is set to a 0. 0 rw 0b graphics reset enable (gr): 1 = assert display and render domain reset 0 = de-assert display and render domain reset render and display clock domain resets should be asserted for at least 20 us. once this bit is set to a 1, all graphics core mmio registers are returned to power on default state. all ring buffer pointers are reset, command stream fetches are dro pped and ongoing render pipeline processing is halted, state machines and state variables returned to power on default state, display and overlay engines are halted (garbage on screen). vga memory is not available, store dwords and interrupts are not ensured to be completed. device 2 i/o registers are not available. device 2 configuration registers continue to be available while graphics debug reset is asserted.
integrated graphics devi ce registers (d2:f0,f1) 244 datasheet 8.1.32 pmcapid?power management capabilities id b/d/f/type: 0/2/0/pci address offset: d0?d1h default value: 0001h access: rwo, ro size: 16 bits bit access & default description 15:8 rwo 00h next capability pointer (next_ptr): this contains a pointer to next item in capabilities list. this is th e final capability in the list and must be set to 00h. 7:0 ro 01h capability identifier (cap_id): sig defines this id is 01h for power management. 8.1.33 pmcap?power management capabilities b/d/f/type: 0/2/0/pci address offset: d2?d3h default value: 0022h access: ro size: 16 bits this register is a mirror of function 0 with the same read/write attributes. the hardware implements a single physical register common to both functions 0 and 1. bit access & default description 15:11 ro 00h pme support (pmes): this field indicates the power states in which the igd may assert pme#. hardwired to 0 to indicate that the igd does not assert the pme# signal. 10 ro 0b d2 support (d2): the d2 power management state is not supported. this bit is hardwired to 0. 9 ro 0b d1 support (d1): hardwired to 0 to indicate that the d1 power management state is not supported. 8:6 ro 000b reserved 5 ro 1b device specific initialization (dsi): hardwired to 1 to indicate that special initialization of the igd is required before generic class device driver is to use it. 4 ro 0b reserved 3 ro 0b pme clock (pmeclk): hardwired to 0 to indicate igd does not support pme# generation. 2:0 ro 010b version (ver): hardwired to 010b to indicate that there are 4 bytes of power management registers im plemented and that this device complies with revision 1.1 of the pci power management interface specification.
integrated graphics devi ce registers (d2:f0,f1) datasheet 245 8.1.34 pmcs?power management control/status b/d/f/type: 0/2/0/pci address offset: d4?d5h default value: 0000h access: ro, rw size: 16 bits bit access & default description 15 ro 0b pme status (pmests): this bit is 0 to indicate that igd does not support pme# generation from d3 (cold). 14:13 ro 00b data scale (dscale): the igd does not support data register. this bit always returns 00 when read, wr ite operations have no effect. 12:9 ro 0h data select (dsel): the igd does not support data register. this bit always returns 0h when read, wr ite operations have no effect. 8 ro 0b pme enable (pme_en): this bit is 0 to indicate that pme# assertion from d3 (cold) is disabled. 7:2 ro 00h reserved 1:0 rw 00b power state (pwrstat): this field indicates the current power state of the igd and can be used to set the igd into a new power state. if software attempts to write an unsupported state to this field, write operation must complete normally on the bus, but the data is discarded and no state change occurs. on a transition from d3 to d0 the graphics controller is optionally reset to initial values. 00 = d0 (default) 01 = d1 (not supported) 10 = d2 (not supported) 11 = d3
integrated graphics devi ce registers (d2:f0,f1) 246 datasheet 8.1.35 swsmi?software smi b/d/f/type: 0/2/0/pci address offset: e0?e1h default value: 0000h access: rw size: 16 bits as long as there is the potential that dvo port legacy drivers exist which expect this register at this address, d2, f0 address e0 h?e1h must be reserved for this register. bit access & default description 15:8 rw 00h software scratch bits (swsb): 7:1 rw 00h software flag (swf): used to indicate caller and smi function desired, as well as return result. 0 rw 0b gmch software smi event (gssmie): when set this bit will trigger an smi. software must write a "0" to clear this bit.
integrated graphics devi ce registers (d2:f0,f1) datasheet 247 8.2 igd configuration register details (d2:f1) the integrated graphics device registers are located in device 2 (d2), function 0 (f0) and function 1 (f1). this section provides the descriptions for the d2:f1 registers. table 8-2 provides an address map of the d2:f1registers listed in ascending order by address offset. detailed bit descriptions follow the table. table 8-2. integrated graphics de vice register address map (d2:f1) address offset register symbol register name default value access 00?01h vid2 vendor identification 8086h ro 02?03h did2 device identification 29c3h ro 04?05h pcicmd2 pci command 0000h ro, rw 06?07h pcists2 pci status 0090h ro 08h rid2 revision identification 00h ro 09?0bh cc class code register 038000h ro 0ch cls cache line size 00h ro 0dh mlt2 master latency timer 00h ro 0eh hdr2 header type 80h ro 10?13h mmadr memory mapped range address 00000000h rw, ro 2c?2dh svid2 subsystem vendor identification 0000h ro 2e?2fh sid2 subsystem identification 0000h ro 30?33h romadr video bios rom base address 00000000h ro 34h cappoint capabilities pointer d0h ro 3eh mingnt minimum grant 00h ro 3fh maxlat maximum latency 00h ro 44h mcapptr mirror of dev 0 capabilities pointer e0h ro 48?51h capid0 capab ility identi fier 00000000000 001090009h ro 52?53h mggc mirror of dev 0 gmch graphics control register 0030h ro 54?57h deven device enable 000003dbh ro 58?5bh ssrw mirror of fun 0 software scratch read write 00000000h ro 5c?5fh bsm mirror of func0 base of stolen memory 07800000h ro 60?61h hsrw mirror of dev2 func0 hardware scratch read write 0000h ro
integrated graphics devi ce registers (d2:f0,f1) 248 datasheet address offset register symbol register name default value access 62h msac mirror of dev2 func0 multi size aperture control 02h ro c0h gdrst mirror of dev2 func0 graphics reset 00h ro c1?c3h mi_gfx_cg_ dis mirror of fun 0 mi gfx unit level clock ungating 000000h ro c4?c7h rsvd reserved 00000000h ro c8h rsvd reserved 00h ro ca?cbh rsvd reserved 0000h ro cc?cdh gcdgmbus mirror of dev2 func0 graphics clock frequency register for gmbus unit 0000h ro d0?d1h pmcapid mirror of fun 0 power management capabilities id 0001h ro d2?d3h pmcap mirror of fun 0 power management capabilities 0022h ro d4?d5h pmcs power management control/status 0000h ro, rw d8?dbh rsvd reserved 00000000h ro e0?e1h swsmi mirror of func0 software smi 0000h ro e4?e7h asle mirror of dev2 func0 system display event register 00000000h ro f0?f3h gcfgc mirror of dev2 func0 graphics clock frequency and gating control 00000000h ro/p, ro f4?f7h rsvd mirror of fun 0 reserved for lbb- legacy backlight brightness 00000000h ro fc?ffh asls asl storage 00000000h rw
integrated graphics devi ce registers (d2:f0,f1) datasheet 249 8.2.1 vid2?vendor identification b/d/f/type: 0/2/1/pci address offset: 00?01h default value: 8086h access: ro size: 16 bits this register, combined with the device identification register, uniquely identifies any pci device. bit access & default description 15:0 ro 8086h vendor identification number (vid): pci standard identification for intel. 8.2.2 did2?device identification b/d/f/type: 0/2/1/pci address offset: 02?03h default value: 29c3h access: ro size: 16 bits this register is unique in function 1 (the function 0 did is separate). this difference in device id is necessary for allowing distinct plug and play enumeration of function 1 when both function 0 and function 1 have the same class code. bit access & default description 15:0 ro 2983h device identification number (did): this is a 16 bit value assigned to the gmch graphic device function 1.
integrated graphics devi ce registers (d2:f0,f1) 250 datasheet 8.2.3 pcicmd2?pci command b/d/f/type: 0/2/1/pci address offset: 04?05h default value: 0000h access: ro, rw size: 16 bits this 16-bit register provides basic control over the igd's ability to respond to pci cycles. the pcicmd register in the igd disables the igd pci compliant master accesses to main memory. bit access & default description 15:10 ro 0s reserved 9 ro 0b fast back-to-back (fb2b): not implemented. hardwired to 0. 8 ro 0b serr enable (serre): not implemented. hardwired to 0. 7 ro 0b address/data stepping enable (adstep): not implemented. hardwired to 0. 6 ro 0b parity error enable (perre): not implemented. hardwired to 0. since the igd belongs to the category of devices that does not corrupt programs or data in system memory or hard drives, the igd ignores any parity error that it detects an d continues with normal operation. 5 ro 0b vga palette snoop enable (vgasnoop): this bit is hardwired to 0 to disable snooping. 4 ro 0b memory write and invalidate enable (mwie): hardwired to 0. the igd does not support memory write and invalidate commands. 3 ro 0b special cycle enable (sce): this bit is hardwired to 0. the igd ignores special cycles. 2 rw 0b bus master enable (bme): 0 = disable igd bus mastering. 1 = enable the igd to function as a pci compliant master. 1 rw 0b memory access enable (mae): this bit controls the igd's response to memory space accesses. 0 = disable. 1 = enable. 0 rw 0b i/o access enable (ioae): this bit controls the igd's response to i/o space accesses. 0 = disable. 1 = enable.
integrated graphics devi ce registers (d2:f0,f1) datasheet 251 8.2.4 pcists2?pci status b/d/f/type: 0/2/1/pci address offset: 06?07h default value: 0090h access: ro size: 16 bits pcists is a 16-bit status register that reports the occurrence of a pci compliant master abort and pci compliant target ab ort. pcists also indicates the devsel# timing that has been set by the igd. bit access & default description 15 ro 0b detected parity error (dpe): since the igd does not detect parity, this bit is always hardwired to 0. 14 ro 0b signaled system error (sse): the igd never asserts serr#, therefore this bit is hardwired to 0. 13 ro 0b received master abort status (rmas): the igd never gets a master abort, therefore this bit is hardwired to 0. 12 ro 0b received target abort status (rtas): the igd never gets a target abort, therefore this bit is hardwired to 0. 11 ro 0b signaled target abort status (stas): hardwired to 0. the igd does not use target abort semantics. 10:9 ro 00b devsel timing (devt): n/a. these bits are hardwired to 00. 8 ro 0b master data parity e rror detected (dpd): since parity error response is hardwired to disabled (and the igd does not do any parity detection), this bit is hardwired to 0. 7 ro 1b fast back-to-back (fb2b): hardwired to 1. the igd accepts fast back-to-back when the transactions are not to the same agent. 6 ro 0b user defined format (udf): hardwired to 0. 5 ro 0b 66 mhz pci capable (66c): n/a - hardwired to 0. 4 ro 1b capability list (clist): this bit is set to 1 to indicate that the register at 34h provides an offset into the function's pci configuration space containing a pointer to the location of the first item in the list. 3 ro 0b interrupt status (intsts): hardwired to 0. 2:0 ro 000b reserved
integrated graphics devi ce registers (d2:f0,f1) 252 datasheet 8.2.5 rid2?revision identification b/d/f/type: 0/2/1/pci address offset: 08h default value: 00h access: ro size: 8 bits this register contains the revision number for device 2, functions 0 and 1. bit access & default description 7:0 ro 00h revision identification number (rid): this is an 8-bit value that indicates the revision identification number for the gmch device 2. refer to the intel ? g35 express chipset specification update for the value of the revision id register. 8.2.6 cc?class code register b/d/f/type: 0/2/1/pci address offset: 09?0bh default value: 038000h access: ro size: 24 bits this register contains the device programming interface information related to the sub-class code and base class code definition for the igd. this register also contains the base class code and the function sub-class in relation to the base class code. bit access & default description 23:16 ro 03h base class code (bcc): this is an 8-bit value that indicates the base class code for the gmch. this code has the value 03h, indicating a display controller. 15:8 ro 80h sub-class code (subcc): 80h = non vga 7:0 ro 00h programming interface (pi): 00h = hardwired as a display controller.
integrated graphics devi ce registers (d2:f0,f1) datasheet 253 8.2.7 cls?cache line size b/d/f/type: 0/2/1/pci address offset: 0ch default value: 00h access: ro size: 8 bits the igd does not support this register as a pci slave. bit access & default description 7:0 ro 00h cache line size (cls): this field is hardwired to 0s. the igd as a pci compliant master does not us e the memory write and invalidate command and, in general, does not perform operations based on cache line size. 8.2.8 mlt2?master latency timer b/d/f/type: 0/2/1/pci address offset: dh default value: 00h access: ro size: 8 bits the igd does not support the programmability of the master latency timer because it does not perform bursts. bit access & default description 7:0 ro 00h master latency timer count value (mltcv): hardwired to 0s.
integrated graphics devi ce registers (d2:f0,f1) 254 datasheet 8.2.9 hdr2?header type b/d/f/type: 0/2/1/pci address offset: 0eh default value: 80h access: ro size: 8 bits this register contains the header type of the igd. bit access & default description 7 ro 1b multi function status (mfunc): indicates if the device is a multi- function device. the value of this re gister is determined by device 0, offset 54h, deven[4]. if device 0 deven[4] is set, the mfunc bit is also set. 6:0 ro 00h header code (h): this is a 7-bit value that indicates the header code for the igd. this code has the value 00h, indicating a type 0 configuration space format. 8.2.10 mmadr?memory mapped range address b/d/f/type: 0/2/1/pci address offset: 10?13h default value: 00000000h access: rw, ro size: 64 bits this register requests allocation for the igd registers and instruction ports. the allocation is for 512 kb and the base address is defined by bits 31:19. bit access & default description 63:36 ro 0s 35:20 rw 0000h memory base address (mba): set by the os, these bits correspond to address signals 35:19. 18:4 ro 0000h address mask (admsk): hardwired to 0s to indicate 512 kb address range. 3 ro 0b prefetchable memory (prefmem): hardwired to 0 to prevent prefetching. 2:1 ro 00b memory type (memtyp): hardwired to 0s to indicate 32-bit address. 0 ro 0b memory / io space (mios): hardwired to 0 to indicate memory space.
integrated graphics devi ce registers (d2:f0,f1) datasheet 255 8.2.11 svid2?subsystem vendor identification b/d/f/type: 0/2/1/pci address offset: 2c?2dh default value: 0000h access: ro size: 16 bits bit access & default description 15:0 ro 0000h subsystem vendor id (subvid): this value is used to identify the vendor of the subsystem. this re gister should be programmed by bios during boot-up. once written, this register becomes read only. this register can only be cleared by a reset. 8.2.12 sid2?subsystem identification b/d/f/type: 0/2/1/pci address offset: 2e?2fh default value: 0000h access: ro size: 16 bits bit access & default description 15:0 ro 0000h subsystem identification (subid): this value is used to identify a particular subsystem. this fiel d should be programmed by bios during boot-up. once written, this register becomes read only. this register can only be cleared by a reset.
integrated graphics devi ce registers (d2:f0,f1) 256 datasheet 8.2.13 romadr?video bios rom base address b/d/f/type: 0/2/1/pci address offset: 30?33h default value: 00000000h access: ro size: 32 bits the igd does not use a separate bios rom, therefore this register is hardwired to 0s. bit access & default description 31:18 ro 0000h rom base address (rba): hardwired to 0s. 17:11 ro 00h address mask (admsk): hardwired to 0s to indicate 256 kb address range. 10:1 ro 000h reserved . hardwired to 0s. 0 ro 0b rom bios enable (rbe): 0 = rom not accessible. 8.2.14 cappoint?capabilities pointer b/d/f/type: 0/2/1/pci address offset: 34h default value: d0h access: ro size: 8 bits bit access & default description 7:0 ro d0h capabilities poin ter value (cpv): this field contains an offset into the function's pci configuration space for the first item in the new capabilities linked list, the msi ca pabilities id registers at address 90h or the power management capability at d0h. this value is determined by the configuration in capl[0].
integrated graphics devi ce registers (d2:f0,f1) datasheet 257 8.2.15 mingnt?minimum grant b/d/f/type: 0/2/1/pci address offset: 3eh default value: 00h access: ro size: 8 bits bit access & default description 7:0 ro 00h minimum grant value (mgv): the igd does not burst as a pci compliant master. 8.2.16 maxlat?maximum latency b/d/f/type: 0/2/1/pci address offset: 3fh default value: 00h access: ro size: 8 bits bit access & default description 7:0 ro 00h maximum latency value (mlv): the igd has no specific requirements for how often it needs to access the pci bus. 8.2.17 mcapptr?mirror of dev 0 capabilities pointer b/d/f/type: 0/2/1/pci address offset: 44h default value: e0h access: ro; size: 8 bits the capptr provides the offset that is the pointer to the location of the first device capability in the capability list. bit access & default description 7:0 ro mirror of capptr (mcapptr): pointer to the offset of the first capability id register block. in th is case the first capability is the product-specific capability identifier (capid0).
integrated graphics devi ce registers (d2:f0,f1) 258 datasheet 8.2.18 capid0?capability identifier b/d/f/type: 0/2/1/pci address offset: 48?51h default value: 00000000000001090009h access: ro size: 80 bits bit access & default description 79:26 ro 00000000 00000h reserved 27:24 ro 1h capid version (capidv): this field has the value 0001b to identify the first revision of the capid register definition. 23:16 ro 09h capid length (capidl): this field has the value 09h to indicate the structure length (9 bytes). 15:8 ro 00h next capability pointer (ncp): this field is hardwired to 00h indicating the end of the capabilities linked list. 7:0 ro 09h capability identifier (cap_id): this field has the value 1001b to identify the cap_id assigned by the pci sig for vendor dependent capability pointers.
integrated graphics devi ce registers (d2:f0,f1) datasheet 259 8.2.19 mggc?mirror of dev 0 gmch graphics control register b/d/f/type: 0/2/1/pci address offset: 52?53h default value: 0030h access: ro size: 16 bits bit access & default description 15:7 ro 00h reserved 6:4 ro 011b graphics mode select (gms). this field is used to select the amount of main memory that is pre-allocated to support the internal graphics device in vga (non-linear) and native (linear) modes. the bios ensures that memory is pre-allocated only when internal graphics is enabled. 000 = no memory pre-allocated. device 2 (igd) does not claim vga cycles (mem and io), and the sub-class code field within device 2 function 0 cla ss code register is 80. 001 = dvmt (uma) mode, 1 mb of memory pre-allocated for frame buffer. 010 = reserved 011 = dvmt (uma) mode, 8 mb of memory pre-allocated for frame buffer. 100 = reserved 101 = reserved 110 = reserved 111 = reserved note: this register is locked and becomes read only when the d_lck bit in the smram register is set. 3:2 ro 00b reserved 1 ro 0b igd vga disable (ivd): 0 = enable. device 2 (igd) claims vga memory and i/o cycles, the sub-class code within device 2 class code register is 00. 1 = disable. device 2 (igd) does not claim vga cycles (memory and i/o), and the sub- class code fiel d within device 2, function 0 class code register is 80h. 0 ro 0b reserved
integrated graphics devi ce registers (d2:f0,f1) 260 datasheet 8.2.20 deven?device enable b/d/f/type: 0/2/1/pci address offset: 54?57h default value: 000003dbh access: ro size: 32 bits this register allows for enabling/disabling of pci devices and functions that are within the gmch. the table below the bit definitions describes the behavior of all combinations of transactions to devices controlled by this register. bit access & default description 31:10 ro 00000h reserved 9 ro 1b me function 3 (d3f3en): 0 = bus 0, device 3, function 3 is disabled and hidden 1 = bus 0, device 3, function 3 is enabled and visible if device 3, function 0 is disabled and hidden, then devi ce 3, function 3 is also disabled and hidden independen t of the state of this bit. 8 ro 1b me function 2 (d3f2en): 0 = bus0, device 3, function 2 is disabled and hidden 1 = bus 0, device 3, function 2 is enabled and visible if device 3, function 0 is disabled and hidden, then devi ce 3, function 2 is also disabled and hidden independen t of the state of this bit. 7 ro 1b reserved 6 ro 1b me function 0 (d3f0en): 0 = bus 0, device 3, function 0 is disabled and hidden 1 = bus 0, device 3, function 0 is enabled and visible. if this gmch does not have me capability (capid0[??] = 1), then device 3, function 0 is disabled and hidden independent of the state of this bit. 5 ro 0b reserved 4 ro 1b internal graphics engine function 1 (d2f1en): 0 = bus 0, device 2, functi on 1 is disabled and hidden 1 = bus 0, device 2, function 1 is enabled and visible if device 2, function 0 is disa bled and hidden, then device 2, function 1 is also disa bled and hidden independent of the state of this bit.
integrated graphics devi ce registers (d2:f0,f1) datasheet 261 bit access & default description 3 ro 1b internal graphics engine function 0 (d2f0en): 0 = bus 0, device 2, functi on 0 is disabled and hidden 1 = bus 0, device 2, function 0 is enabled and visible 2 ro 0b reserved 1 ro 1b pci express port (d1en): 0 = bus 0, device 1, function 0 is disabled and hidden. 1 = bus 0, device 1, function 0 is enabled and visible. 0 ro 1b host bridge (d0en): bus 0 device 0 function 0 may not be disabled and is therefore hardwired to 1. 8.2.21 ssrw?mirror of func0 soft ware scratch read write b/d/f/type: 0/2/1/pci address offset: 58?5bh default value: 00000000h access: ro size: 32 bits bit access & default description 31:0 ro 00000000h reserved
integrated graphics devi ce registers (d2:f0,f1) 262 datasheet 8.2.22 bsm?mirror of func0 base of stolen memory b/d/f/type: 0/2/1/pci address offset: 5c?5fh default value: 07800000h access: ro size: 32 bits graphics stolen memory and tseg are within dram space defined under tolud. from the top of low used dram, gmch cl aims 1 to 64 mbs of dram for internal graphics if enabled. the base of stolen memory will always be below 4 gb. this is required to prevent aliasing between stolen range and the reclaim region. bit access & default description 31:20 ro 078h base of stolen memory (bsm): this register contains bits 31:20 of the base address of stolen dra m memory. the host interface determines the base of graphics st olen memory by subtracting the graphics stolen memory size from tolud. see device 0 tolud for more explanation. 19:0 ro 00000h reserved 8.2.23 hsrw?mirror of dev2 func 0 hardware scratch read write b/d/f/type: 0/2/1/pci address offset: 60?61h default value: 0000h access: ro size: 16 bits bit access & default description 15:0 ro 0000h reserved
integrated graphics devi ce registers (d2:f0,f1) datasheet 263 8.2.24 gdrst?mirror of dev2 func0 graphics reset b/d/f/type: 0/2/1/pci address offset: c0h default value: 00h access: ro size: 8 bits this register is a mirror of the graphics reset register in device 2. bit access & default description 7:2 ro 0h reserved 1 ro 0b graphics reset status (grs): 0 = graphics subsystem not in reset. 1 = graphics subsystem in reset as a result of graphics reset. 0 ro 0b graphics reset (gdr): 0 = de-assert display and render domain reset 1 = assert display and render domain reset 8.2.25 pmcapid?mirror of fun 0 power management capabilities id b/d/f/type: 0/2/1/pci address offset: d0?d1h default value: 0001h access: ro size: 16 bits this register is a mirror of function 0 with the same r/w attributes. the hardware implements a single physical register common to both functions 0 and 1. bit access & default description 15:8 ro 00h next capability pointer (next_ptr): this contains a pointer to next item in capabilities list. this is the final capability in the list and must be set to 00h. 7:0 ro 01h capability identifier (cap_id): sig defines this id is 01h for power management.
integrated graphics devi ce registers (d2:f0,f1) 264 datasheet 8.2.26 pmcap?mirror of fun 0 power management capabilities b/d/f/type: 0/2/1/pci address offset: d2?d3h default value: 0022h access: ro size: 16 bits this register is a mirror of function 0 with the same read/write attributes. the hardware implements a single physical register common to both functions 0 and 1. bit access & default description 15:11 ro 00h pme support (pmes): this field indicates the power states in which the igd may assert pme#. hardwired to 0 to indicate that the igd does not assert the pme# signal. 10 ro 0b d2 support (d2): the d2 power management state is not supported. this bit is hardwired to 0. 9 ro 0b d1 support (d1): hardwired to 0 to indicate that the d1 power management state is not supported. 8:6 ro 000b reserved 5 ro 1b device specific initialization (dsi): hardwired to 1 to indicate that special initialization of the igd is required before generic class device driver is to use it. 4 ro 0b reserved 3 ro 0b pme clock (pmeclk): hardwired to 0 to indicate igd does not support pme# generation. 2:0 ro 010b version (ver): hardwired to 010b to indicate that there are 4 bytes of power management registers im plemented and that this device complies with revision 1.1 of the pci power management interface specification.
integrated graphics devi ce registers (d2:f0,f1) datasheet 265 8.2.27 pmcs?power management control/status b/d/f/type: 0/2/1/pci address offset: d4?d5h default value: 0000h access: ro, rw size: 16 bits bit access & default description 15 ro 0b pme status (pmests): this bit is 0 to indicate that igd does not support pme# generation from d3 (cold). 14:13 ro 00b data scale (dscale): the igd does not support data register. this bit always returns 0 when read, wr ite operations have no effect. 12:9 ro 0h data select (datasel): the igd does not support data register. this bit always returns 0 when read , write operations have no effect. 8 ro 0b pme enable (pme_en): this bit is 0 to indicate that pme# assertion from d3 (cold) is disabled. 7:2 ro 00h reserved 1:0 rw 00b power state (pwrstat): this field indicates the current power state of the igd and can be used to set the igd into a new power state. if software attempts to write an unsupported state to this field, write operation must complete normally on the bus, but the data is discarded and no state change occurs. on a transition from d3 to d0 the graphics controller is optionally reset to initial values. 00 = d0 (default) 01 = d1 (not supported) 10 = d2 (not supported) 11 = d3
integrated graphics devi ce registers (d2:f0,f1) 266 datasheet 8.2.28 swsmi?mirror of func0 software smi b/d/f/type: 0/2/1/pci address offset: e0?e1h default value: 0000h access: ro size: 16 bits as long as there is the potential that dvo port legacy drivers exist which expect this register at this address, d2:f0 address e0 h?e1h must be reserved for this register. bit access & default description 15:8 ro 00h software scratch bits (swsb): 7:1 ro 00h software flag (swf): this field is used to indicate caller and smi function desired, as well as return result. 0 ro 0b gmch software smi event (gssmie): when set, this bit will trigger an smi. software must write a 0 to clear this bit.
integrated graphics devi ce registers (d2:f0,f1) datasheet 267
manageability engine (m e) registers (d3:f0) 268 datasheet 9 manageability engine (me) registers (d3:f0) this chapter contains the manageability engine registers for device 3 (d3), function 0 (0). 9.1 host embedded controller interface (heci1) configuration register details (d3:f0) table 9-1. heci1 regist er address map (d3:f0) address offset symbol register name default value access 00?03h id identifiers 29848086h ro 04?05h cmd command 0000h ro, r/w 06?07h sts device status 0010h ro 08h rid revision id see register description ro 09?0bh cc class code 000000h ro 0ch cls cache line size 00h ro 0dh mlt master latency timer 00h ro 0eh htype header type 80h ro 10?17h heci_mba r heci mmio base address 0000000000 000004h ro, r/w 2c?2fh ss sub system identifiers 00000000h r/wo 34h cap capabilities pointer 50h ro 3c?3dh intr interrupt information 0100h ro, r/w 3eh mgnt minimum grant 00h ro 3fh mlat maximum latency 00h ro 40?43h hfs host firmware status 00000000h ro 50?51h pid pci power ma nagement capability id 8c01h ro 52?53h pc pci power management capabilities c803h ro 54?55h pmcs pci power management control and status 0008h r/wc, ro, r/w 8c?8dh mid message signaled interrupt identifiers 0005h ro 8e?8fh mc message signal ed interrupt message control 0080h ro, r/w
manageability engine (me) registers (d3:f0) datasheet 269 address offset symbol register name default value access 90?93h ma message signaled interrupt message address 00000000h r/w, ro 94?97h mua message signaled interrupt upper address (optional) 00000000h r/w 98?99h md message signaled interrupt message data 0000h r/w a0h hidm heci interrupt delivery mode 00h r/w 9.1.1 id?identifiers b/d/f/type: 0/3/0/pci address offset: 0?3h default value: 29848086h access: ro size: 32 bits bit access & default description 31:16 ro 2984h device id (did): this register indicate s what device number assigned for the me subsystem. 15:0 ro 8086h vendor id (vid): this field indicates intel is the vendor, assigned by the pci sig. 9.1.2 cmd?command b/d/f/type: 0/3/0/pci address offset: 4?5h default value: 0000h access: ro, r/w size: 16 bits bit access & default description 15:11 ro 00000b reserved 10 r/w 0b interrupt disable (id): this bit disables this device from generating pci line based interrupt s. this bit does not have any effect on msi operation. 0 = enable 1 = disable 9 ro 0b fast back-to-back enable (fbe): not implemented, hardwired to 0. 8 ro 0b serr# enable (see): not implemented, hardwired to 0.
manageability engine (m e) registers (d3:f0) 270 datasheet bit access & default description 7 ro 0b wait cycle enable (wcc): not implemented, hardwired to 0. 6 ro 0b parity error response enable (pee): not implemented, hardwired to 0. 5 ro 0b vga palette snooping enable (vga): not implemented, hardwired to 0. 4 ro 0b memory write and inva lidate enable (mwie): not implemented, hardwired to 0. 3 ro 0b special cycle enable (sce): not implemented, hardwired to 0. 2 r/w 0b bus master enable (bme): this bit controls the heci host controller's ability to act as a system memory master for data transfers. 0 = disable. heci is blocked from generating msi to the host processor. 1 = enable when this bit is cleared, heci bus master activity stops and any active dma engines return to an idle condition. this bit is made visible to firmware through the h_ pci_csr register, and changes to this bit may be configured by the h_pci_csr register to generate an me msi. note that this bit does not block heci accesses to me-uma (i.e., writes or reads to the host and me circular buffers through the read window and write window registers still cause me backbone transactions to me-uma). 1 r/w 0b memory space enable (mse): this bit controls access to the heci host controller?s memory mapped register space. 0 = disable 1 = enable 0 ro 0b i/o space enable (iose): not implemented, hardwired to 0.
manageability engine (me) registers (d3:f0) datasheet 271 9.1.3 sts?device status b/d/f/type: 0/3/0/pci address offset: 6?7h default value: 0010h access: ro size: 16 bits bit access & default description 15 ro 0b detected parity error (dpe): not implemented, hardwired to 0. 14 ro 0b signaled system error (sse): not implemented, hardwired to 0. 13 ro 0b received master-abort (rma): not implemented, hardwired to 0. 12 ro 0b received target abort (rta): not implemented, hardwired to 0. 11 ro 0b signaled target-abort (sta): not implemented, hardwired to 0. 10:9 ro 00b devsel# timing (devt): these bits are hardwired to 00. 8 ro 0b master data parity e rror detected (dpd): not implemented, hardwired to 0. 7 ro 0b fast back-to-back capable (fbc): not implemented, hardwired to 0. 6 ro 0b reserved 5 ro 0b 66 mhz capable (c66): not implemented, hardwired to 0. 4 ro 1b capabilities list (cl): indicates the presence of a capabilities list, hardwired to 1. 3 ro 0b interrupt status (is): indicates the interrupt status of the device (1 = asserted). 2:0 ro 000b reserved
manageability engine (m e) registers (d3:f0) 272 datasheet 9.1.4 rid?revision id b/d/f/type: 0/3/0/pci address offset: 8h default value: see description below access: ro size: 8 bits bit access & default description 7:0 ro see description revision id (rid): this field indicates stepping of the heci host controller. refer to the intel ? g35 express chipset specification update for the value of the revision id register. 9.1.5 cc?class code b/d/f/type: 0/3/0/pci address offset: 9?bh default value: 000000h access: ro size: 24 bits bit access & default description 23:16 ro 00h base class code (bcc): this field indicates the base class code of the heci host controller device. 15:8 ro 00h sub class code (scc): this field indicates the sub class code of the heci host controller device. 7:0 ro 00h programming interface (pi): this field indicates the programming interface of the heci host controller device. 9.1.6 cls?cache line size b/d/f/type: 0/3/0/pci address offset: ch default value: 00h access: ro size: 8 bits bit access & default description 7:0 ro 00h cache line size (cls): not implemented, hardwired to 0.
manageability engine (me) registers (d3:f0) datasheet 273 9.1.7 mlt?master latency timer b/d/f/type: 0/3/0/pci address offset: dh default value: 00h access: ro size: 8 bits bit access & default description 7:0 ro 00h master latency timer (mlt): not implemented, hardwired to 0. 9.1.8 htype?header type b/d/f/type: 0/3/0/pci address offset: eh default value: 80h access: ro size: 8 bits bit access & default description 7 ro 1b multi-function device (mfd): this bit indicates the heci host controller is part of a multi-function device. 6:0 ro 0000000b header layout (hl): this field indicates that the heci host controller uses a target device layout.
manageability engine (m e) registers (d3:f0) 274 datasheet 9.1.9 heci_mbar?heci mmio base address b/d/f/type: 0/3/0/pci address offset: 10?17h default value: 0000000000000004h access: ro, r/w size: 64 bits this register allocates space for the heci memory-mapped registers defined in section error! reference source not found. . bit access & default description 63:4 r/w 00000000 0000000h base address (ba): this field provides the ba se address of register memory space. 3 ro 0b prefetchable (pf): this bit indicates that this range is not pre- fetchable 2:1 ro 10b type (tp): this field indicates that this range can be mapped anywhere in 64-bit address space. note that the (g)mch only uses bits 35:4 of the base address fiel d as the (g)mch only decodes fsb address bits 35:4. 0 ro 0b resource type indicator (rte): this bit indicates a request for register memory space. 9.1.10 ss?sub system identifiers b/d/f/type: 0/3/0/pci address offset: 2c?2fh default value: 00000000h access: r/wo size: 32 bits bit access & default description 31:16 r/wo 0000h subsystem id (ssid): this field indicates the sub-system identifier. this field should be pr ogrammed by bios during boot-up. once written, this register becomes read only. this field can only be cleared by pltrst#. 15:0 r/wo 0000h subsystem vendor id (ssvid): this field indicates the sub- system vendor identifier. this field should be programmed by bios during boot-up. once written, this register becomes read only. this field can only be cleared by pltrst#.
manageability engine (me) registers (d3:f0) datasheet 275 9.1.11 cap?capabilities pointer b/d/f/type: 0/3/0/pci address offset: 34h default value: 50h access: ro size: 8 bits bit access & default description 7:0 ro 50h capability pointer (cp): this field indicates the first capability pointer offset. it points to the pci power management capability offset. 9.1.12 intr?interrupt information b/d/f/type: 0/3/0/pci address offset: 3c?3dh default value: 0100h access: ro, r/w size: 16 bits bit access & default description 15:8 ro 01h interrupt pin (ipin): this field indicates the interrupt pin the heci host controller uses. the value of 01h selects inta# interrupt pin. note: as heci is an internal device in the gmch, the inta# pin is implemented as an inta# message to the ich8. 7:0 r/w 00h interrupt line (iline): software written value to indicate which interrupt line (vector) the interrupt is connected to. no hardware action is taken on this register. 9.1.13 mgnt?minimum grant b/d/f/type: 0/3/0/pci address offset: 3eh default value: 00h access: ro size: 8 bits bit access & default description 7:0 ro 00h grant (gnt): not implemented, hardwired to 0.
manageability engine (m e) registers (d3:f0) 276 datasheet 9.1.14 mlat?maximum latency b/d/f/type: 0/3/0/pci address offset: 3fh default value: 00h access: ro size: 8 bits bit access & default description 7:0 ro 00h latency (lat): not implemented, hardwired to 0. 9.1.15 hfs?host firmware status b/d/f/type: 0/3/0/pci address offset: 40?43h default value: 00000000h access: ro size: 32 bits bit access & default description 31:0 ro 00000000h firmware status host access (fs_ha): this field indicates current status of the firmware for the heci controller. 9.1.16 pid?pci power management capability id b/d/f/type: 0/3/0/pci address offset: 50?51h default value: 8c01h access: ro size: 16 bits bit access & default description 15:8 ro 8ch next capability (next): this field indicates the location of the next capability item in the list. this is the message signaled interrupts capability. 7:0 ro 01h cap id (cid): this field indicates that this pointer is a pci power management.
manageability engine (me) registers (d3:f0) datasheet 277 9.1.17 pc?pci power management capabilities b/d/f/type: 0/3/0/pci address offset: 52?53h default value: c803h access: ro size: 16 bits bit access & default description 15:11 ro 11001b pme_support (psup): this field indicates the states that can generate pme#. heci can assert pme# from any d-state except d1 or d2 which are not supported by heci. 10 ro 0b d2_support (d2s): the d2 state is not supported for the heci host controller. 9 ro 0b d1_support (d1s): the d1 state is not supported for the heci host controller. 8:6 ro 000b aux_current (auxc): reports the maximum suspend well current required when in the d3cold state. 5 ro 0b device specific initialization (dsi): this bit indicates whether device-specific initialization is required. 4 ro 0b reserved 3 ro 0b pme clock (pmec): this bit indicates that pci clock is not required to generate pme#. 2:0 ro 011b version (vs): this bit indicates support for revision 1.2 of the pci power management specification.
manageability engine (m e) registers (d3:f0) 278 datasheet 9.1.18 pmcs?pci power management control and status b/d/f/type: 0/3/0/pci address offset: 54?55h default value: 0008h access: r/wc, ro, r/w size: 16 bits bit access & default description 15 r/wc 0b pme status (pmes): the pme status bit in heci space can be set to 1 by fw performing a write into aux register to set pmes. this bit is cleared by host processor writing a 1 to it. fw cannot clear this bit. host processor writes with value 0 have no effect on this bit. this bit is reset to 0 by mrst# 14:9 ro 000000b reserved 8 r/w 0b pme enable (pmee): this read/write bit is controlled by host sw. it does not directly have an effect on pme events. this bit is reset to 0 by mrst#. 0 = disable 1 = enable 7:4 ro 0000b reserved 3 ro 1b no_soft_reset (nsr): this bit indicates that when the heci host controller is transitioning from d3hot to d0 due to power state command; it does not perform an internal reset. 0 = no soft reset 1 = soft reset 2 ro 0b reserved 1:0 r/w 00b power state (ps): this field is used both to determine the current power state of the heci host contro ller and to set a new power state. the values are: 00 = d0 state 11 = d3hot state
manageability engine (me) registers (d3:f0) datasheet 279 9.1.19 mid?message signaled interrupt identifiers b/d/f/type: 0/3/0/pci address offset: 8c?8dh default value: 0005h access: ro size: 16 bits bit access & default description 15:8 ro 00h next pointer (next): this field indicates the next item in the list. this can be other capability pointers (such as pci-express) or it can be the last item in the list. 7:0 ro 05h capability id (cid): capabilities id indicates msi. 9.1.20 mc?message signaled interrupt message control b/d/f/type: 0/3/0/pci address offset: 8e?8fh default value: 0080h access: ro, r/w size: 16 bits bit access & default description 15:8 ro 00h reserved 7 ro 1b 64 bit address capable (c64): this bit indicates whether capable of generating 64-bit messages. 6:4 ro 000b multiple message enable (mme): not implemented, hardwired to 0. 3:1 ro 000b multiple message capable (mmc): not implemented, hardwired to 0. 0 r/w 0b msi enable (msie): if set, msi is enabled and traditional interrupt pins are not used to generate interrupts. 0 = disable 1 = enable
manageability engine (m e) registers (d3:f0) 280 datasheet 9.1.21 ma?message signaled interrupt message address b/d/f/type: 0/3/0/pci address offset: 90?93h default value: 00000000h access: r/w, ro size: 32 bits bit access & default description 31:2 r/w 00000000h address (addr): this field indicates the lower 32 bits of the system specified message address; always dw aligned. 1:0 ro 00b reserved 9.1.22 md?message signaled interrupt message data b/d/f/type: 0/3/0/pci address offset: 98?99h default value: 0000h access: r/w size: 16 bits bit access & default description 15:0 r/w 0000h data (data): this 16-bit field is programmed by system software if msi is enabled. its content is driv en onto the fsb during the data phase of the msi memory write transaction.
manageability engine (me) registers (d3:f0) datasheet 281 9.1.23 hidm?heci interrupt delivery mode b/d/f/type: 0/3/0/pci address offset: a0h default value: 00h access: r/w size: 8 bits bios optimal default 00h this register is used to select interrupt delivery mechanism for heci to host processor interrupts. bit access & default description 7:2 ro 0h reserved 1:0 r/w 00b heci interrupt delivery mode (hidm): these bits control what type of interrupt the heci will send.: 00 = generate legacy or msi interrupt 01 = generate sci 10 = generate smi 11 = reserved
functional description 282 datasheet 10 functional description this chapter provides a functional description of the major interfaces and capabilities of the gmch. 10.1 host interface the gmch supports the core ? 2 duo processor subset of the enhanced mode scaleable bus. the cache line size is 64 bytes. source synchronous transfer is used for the address and data signals. the address signals are double pumped, and a new address can be generated every other bus clock. at 200/266/333mhz bus clock, the address signals run at 400/533/667 mt/s. the data is quad pumped, and an entire 64b cache line can be transferred in two bus clocks. at 200/266/333 mhz bus clock, the data signals run at 800/1066/1333 mt/s for a maximum bandwidth of 6.4/8.5/10.7 gb/s. 10.1.1 fsb ioq depth the scalable bus supports up to 12 simultaneous outstanding transactions. 10.1.2 fsb ooq depth the gmch supports only one outstanding deferred transaction on the fsb. 10.1.3 fsb gtl+ termination the gmch integrates gtl+ termination resistors on die. also, approximately 2.8 pf(fast) ? 3.3 pf(slow) per pad of on die capacitance will be implemented to provide better fsb electrical performance.
functional description datasheet 283 10.1.4 fsb dynamic bus inversion the gmch supports dynamic bus inversion (dbi) when driving and when receiving data from the processor. dbi limits the number of data signals that are driven to a low voltage on each quad pumped data phase. this decreases the worst-case power consumption of the gmch. hdinv[3:0]# indicate if the corresponding 16 bits of data are inverted on the bus for each quad pumped data phase: hdinv[3:0]# data bits hdinv0# hd[15:0]# hdinv1# hd[31:16]# hdinv2# hd[47:32]# hdinv3# hd[63:48]# whenever the processor or the gmch drives data, each 16-bit segment is analyzed. if more than 8 of the 16 signals would normally be driven low on the bus, the corresponding hdinv# signal will be asserted, and the data will be inverted prior to being driven on the bus. whenever the processor or the gmch receives data, it monitors hdinv[3:0]# to determine if the corresponding data segment should be inverted. 10.1.5 apic cluster mode support apic cluster mode support is required for backwards compatibility with existing software, including various operating systems. as one example, beginning with microsoft windows 2000, there is a mode (boot.ini) that allows an end user to enable the use of cluster addressing support of the apic. ? the gmch supports three types of interrupt re-direction: ? physical ? flat-logical ? clustered-logical
functional description 284 datasheet 10.2 system memory controller this section describes the gmch memory controller interface. 10.2.1 memory organization modes the system memory controller supports two styles of memory organization (interleaved and asymmetric). rules for populating dimm slots are included in this section. table 10-1. sample system memory orga nization with interleaved channels channel a population cumulative top address in channel a channel b population cumulative top address in channel b rank 3 0 mb 2560 mb 0 mb 2560 mb rank 2 256 mb 2560 mb 256 mb 2560 mb rank 1 512 mb 2048 mb 512 mb 2048 mb rank 0 512 mb 1024 mb 512 mb 1024 mb table 10-2. sample system memory orga nization with asymmetric channels channel a population cumulative top address in channel a channel b population cumulative top address in channel b rank 3 0 mb 1280 mb 0 mb 2560 mb rank 2 256 mb 1280 mb 256 mb 2560 mb rank 1 512 mb 1024 mb 512 mb 2304 mb rank 0 512 mb 512 mb 512 mb 1792 mb interleaved mode this mode provides maximum performance on real applications. addresses are ping- ponged between the channels, and the switch happens after each cache line (64 byte boundary). if two consecutive cache lines are requested, both may be retrieved simultaneously, since they are guaranteed to be on opposite channels. the drawbacks of interleaved mode are that the system designer must populate both channels of memory such that they have equal capacity, but the technology and device width may vary from one channel to the other. asymmetric mode this mode trades performance for system design flexibility. unlike the previous mode, addresses start in channel a and stay there until the end of the highest rank in channel a, then addresses continue from the bottom of channel b to the top. real world applications are unlikely to make requests that alternate between addresses that sit on opposite channels with this memory organization, so in most cases, bandwidth will be limited to that of a single channel. the system designer is free to
functional description datasheet 285 populate or not to populate any rank on either channel, including either degenerate single channel case. flex mode this mode provides the best performance flexibility. the lowest dram memory is mapped to two channel operation and the top most , if any, dram memory is mapped to single channel operation. the drawbacks of flex mode are that the system designer must populate both channels of memory to get the benefits of flex mode, and there will be multiple zones of dual/single channel operation across the entire of dram memory. figure 10-1. system memory styles
functional description 286 datasheet 10.2.2 dram technologies and organization "single sided" below is a logical term referring to the number of chip selects attached to the dimm. a physical dimm may have the components on both sides of the substrate, but be logically indistinguishable from a single sided dimm with all devices on one side if all components on the dimm are attached to the same chip select signal. x8 means that each component has 8 data lines. x16 means that each component has 16 data lines. all standard 256-mb, 512-mb, and 1-gb technologies and addressing are supported for x16 and x8 devices. for ddr2 533 (pc2 4300) non-ecc version a = single sided x8 version b = double sided x8 version c = single sided x16 667 (pc2 5300) non-ecc version c = single sided x16 version d = single sided x8 version e = double sided x8 800 (pc2 6400) non-ecc version c = single sided x16 version d = single sided x8 version e = double sided x8 no support for dimms with different technologi es or capacities on opposite sides of the same dimm. if one side of a dimm is populated, the other side is either identical or empty. supported components include: for ddr2 at 533 (pc2 4300) and 667 (pc2 5300) 256-mb technology 32-m cells x8 data bits/cell 1-k columns 4 banks 8-k rows each component has a 1-kb page. one dimm has 8 components resulting in an 8-kb page. the capacity of one rank is 256 mb. 16-m cells x16 data bits/cell 512 columns 4 banks 8-k rows each component has a 1-kb page. one dimm has 4 components resulting in a 4-kb page. the capacity of one rank is 128 mb.
functional description datasheet 287 512-mb technology 64-m cells x8 data bits/cell 1k columns 4 banks 16k rows each component has a 1-kb page. one dimm has 8 components resulting in an 8-kb page. the capacity of one rank is 512 mb. 32-m cells x16 data bits/cell 1-k columns 4 banks 8-k rows each component has a 2-kb page. one dimm has 4 components resulting in an 8-kb page. the capacity of one rank is 256 mb. 1-gb technology 128-m cells x8 data bits/cell 1-k columns 8 banks 16-k rows each component has a 1-kb page. one dimm has 8 components resulting in an 8-kb page. the capacity of one rank is 1 gb. 64-m cells x16 data bits/cell 1-k columns 8 banks 8-k rows each component has a 2-kb page. one dimm has 4 components resulting in an 8-kb page. the capacity of one rank is 512mb. the dram sub-system supports single or dual channels, 64b wide per channel. a maximum of 4 ranks can be populated (2 double sided dimms) per channel. mixed mode ddr ds-dimms (x8 and x16 on the same dimm) are not supported (not validated). by using 1gb technology, the largest memory capacity is 8 gb (16k rows * 1k columns * 1 cell/(row * column) * 8 b/cell * 8 banks/device * 8 devices/rank * 4 ranks/channel * 2 channel *1m/(k*k) * 1g/ 1024m * 1b/8b = 8 gb). utilizing 8gb of memory is only possible in interleaved mode with all ranks populated at maximum capacity. by using 256mb technology, the smallest memory capacity is 128 mb (8k rows * 512 columns * 1 cell/(row * column) * 16b/cell * 4 banks/device * 4 devices/rank * 1 rank * 1m/1024k * 1b/8b = 128 mb).
functional description 288 datasheet 10.2.2.1 rules for populating dimm slots ? in all modes, the frequency of system memory will be the lowest frequency of all of the dimms in the system, as determined through the spd registers on the dimms. ? in single channel mode, any dimm slot within the channel may be populated in any order. either channel may be used. to save power, do not populate the unused channel. ? in dual channel asymmetric mode, any dimm slot may be populated in any order. ? in dual channel interleaved mode, any dimm slot may be populated in any order, but the total memory in each channel must be the same. ? in flex memory mode, any dimm slot may be populated in any order per channel, but each channel must have at least 1 dimm. the matching amount of memory per channel will be run in dual channel interleaved mode and the remaining unmatched memory will run in asymmetric mode. 10.2.2.2 system memory supported configurations the gmch supports the 256mbit, 512mbit, and 1gbit technology-based dimms shown in table 10-3. table 10-3. ddr2 dimm supported configurations technology configuration # of row address bits # of column address bits # of bank address bits page size rank size 256mbit 16m x 16 13 9 2 4k 128 mb 256mbit 32m x 8 13 10 2 8k 256 mb 512mbit 32m x 16 13 10 2 8k 256 mb 512mbit 64m x 8 14 10 2 8k 512 mb 1gbit 64m x 16 13 10 3 8k 512 mb 1gbit 128m x 8 14 10 3 8k 1 gb 10.2.3 main memory dram address translation and decoding the following tables specify the host interface to memory interface address multiplex for the gmch. refer to the details of the va rious dimm configurations as described in table 10-3.
functional description datasheet 289 table 10-4. dram address translation (s ingle channel/dual asymmetric mode) technology (mb) 256 256 512 512 1024 1024 row bits 13 13 14 13 14 13 column bits 10 9 10 10 10 10 bank bits 2 2 2 2 3 3 width (b) 8 16 8 16 8 16 rows 8192 8192 16384 8192 16384 8192 columns 1024 512 1024 1024 1024 1024 banks 4 4 4 4 8 8 page size (kb) 8 4 8 8 8 8 devices per rank 8 4 8 4 8 4 rank size (mb) 256 128 512 256 1024 512 depth (m) 32 16 64 32 128 64 addr bits [n:0] 27 26 28 27 29 28 available in ddr2 yes yes yes yes yes yes host address bit memory address bit 32 - - - - - - 31 - - - - - - 30 - - - - - - 29 - - - - r 13 - 28 - - r 13 - r 11 r 11 27 r 12 - r 12 r 12 r 12 r 12 26 r 10 r 10 r 10 r 10 r 10 r 10 25 r 9 r 9 r 9 r 9 r 9 r 9 24 r 8 r 8 r 8 r 8 r 8 r 8 23 r 7 r 7 r 7 r 7 r 7 r 7 22 r 6 r 6 r 6 r 6 r 6 r 6 21 r 5 r 5 r 5 r 5 r 5 r 5 20 r 4 r 4 r 4 r 4 r 4 r 4 19 r 3 r 3 r 3 r 3 r 3 r 3 18 r 2 r 2 r 2 r 2 r 2 r 2 17 r 1 r 1 r 1 r 1 r 1 r 1 16 r 0 r 0 r 0 r 0 r 0 r 0 15 r 11 r 11 r 11 r 11 b 0 b 0 14 b 1 r 12 b 1 b 1 b 1 b 1 13 b 0 b 0 b 0 b 0 b 2 b 2 12 c 9 b 1 c 9 c 9 c 9 c 9 11 c 8 c 8 c 8 c 8 c 8 c 8 10 c 7 c 7 c 7 c 7 c 7 c 7 9 c 6 c 6 c 6 c 6 c 6 c 6 8 c 5 c 5 c 5 c 5 c 5 c 5 7 c 4 c 4 c 4 c 4 c 4 c 4 6 c 3 c 3 c 3 c 3 c 3 c 3 5 c 2 c 2 c 2 c 2 c 2 c 2 4 c 1 c 1 c 1 c 1 c 1 c 1 3 c 0 c 0 c 0 c 0 c 0 c 0
functional description 290 datasheet table 10-5. dram address translat ion (dual channel symmetric mode) technology (mb) 256 256 512 512 1024 1024 row bits 13 13 14 13 14 13 column bits 10 9 10 10 10 10 bank bits 2 2 2 2 3 3 width (b) 8 16 8 16 8 16 rows 8192 8192 16384 8192 16384 8192 columns 1024 512 1024 1024 1024 1024 banks 4 4 4 4 8 8 page size (kb) 8 4 8 8 8 8 devices per rank 8 4 8 4 8 4 rank size (mb) 256 128 512 256 1024 512 depth (m) 32 16 64 32 128 64 addr bits [n:0] 27 26 28 27 29 28 available in ddr2 yes yes yes yes yes yes host address bit memory address bit 32 - - - - - - 31 - - - - - - 30 - - - - r 13 - 29 - - r 13 - r 11 r 11 28 r 12 - r 12 r 12 r 12 r 12 27 r 10 r 10 r 10 r 10 r 10 r 10 26 r 9 r 9 r 9 r 9 r 9 r 9 25 r 8 r 8 r 8 r 8 r 8 r 8 24 r 7 r 7 r 7 r 7 r 7 r 7 23 r 6 r 6 r 6 r 6 r 6 r 6 22 r 5 r 5 r 5 r 5 r 5 r 5 21 r 4 r 4 r 4 r 4 r 4 r 4 20 r 3 r 3 r 3 r 3 r 3 r 3 19 r 2 r 2 r 2 r 2 r 2 r 2 18 r 1 r 1 r 1 r 1 r 1 r 1 17 r 0 r 0 r 0 r 0 r 0 r 0 16 r 11 r 11 r 11 r 11 b 0 b 0 15 b 1 r 12 b 1 b 1 b 1 b 1 14 b 0 b 0 b 0 b 0 b 2 b 2 13 c 9 b 1 c 9 c 9 c 9 c 9 12 c 8 c 8 c 8 c 8 c 8 c 8 11 c 7 c 7 c 7 c 7 c 7 c 7 10 c 6 c 6 c 6 c 6 c 6 c 6 9 c 5 c 5 c 5 c 5 c 5 c 5 8 c 4 c 4 c 4 c 4 c 4 c 4 7 c 3 c 3 c 3 c 3 c 3 c 3 6 h h h h h h 5 c 2 c 2 c 2 c 2 c 2 c 2 4 c 1 c 1 c 1 c 1 c 1 c 1 3 c 0 c 0 c 0 c 0 c 0 c 0
functional description datasheet 291 10.2.4 dram clock generation the gmch generates three differential clock pairs for every supported dimm. a total of 6 clock pairs are driven directly by the gmch to 2 dimms per channel. 10.2.5 suspend to ram and resume when entering the suspend to ram (str) state, the sdram controller will flush pending cycles and then enter all sdram ro ws into self refresh. in str, the cke signals remain low so the sdram devices will perform self-refresh. 10.2.6 ddr2 on-die termination on-die termination (odt) is a feature that allows a dram to turn on/off internal termination resistance for each dq, dm, dqs, and dqs# signal for x8 and x16 configurations via the odt control signals. the odt feature is designed to improve signal integrity of the memory channel by allowing the termination resistance for the dq, dm, dqs, and dqs# signals to be loca ted inside the dram devices themselves instead of on the motherboard. the gmch dr ives out the required odt signals, based on memory configuration and which rank is being written to or read from, to the dram devices on a targeted dimm rank to enable or disable their termination resistance. 10.3 pci express* see the section 1.3.4 for list of pci express features, and the pci express specification for further details . this gmch is part of a pci express root complex. this means it connects a host processor/memory subsystem to a pci express hierarchy. the control registers for this functionality are located in device 1 configuration space and two root complex register blocks (rcrbs). the dmi rcrb contains registers for control of the intel ich8 attach ports. 10.3.1 pci express* architecture the pci express architecture is specified in layers. compatibility with the pci addressing model (a load-store architecture wi th a flat address space) is maintained to ensure that all existing applications and drivers operate unchanged. the pci express configuration uses standard mechanisms as defined in the pci plug-and-play specification. the initial speed of 1.25 ghz (250 mhz internally) results in 2.5 gb/s/direction which provides a 250 mb/s communications channel in each direction (500 mb/s total) that is close to twice the data rate of classic pci per lane. transaction layer the upper layer of the pci express architecture is the transaction layer. the transaction layer?s primary responsibility is the assembly and disassembly of transaction layer packets (tlps). tlps are used to communicate transactions, such as read and write, as well as certain types of events. the transaction layer also manages flow control of tlps.
functional description 292 datasheet data link layer the middle layer in the pci express stack, the data link layer, serves as an intermediate stage between the transaction layer and the physical layer. responsibilities of data link layer include link management, error detection, and error correction. physical layer the physical layer includes all circuitry for interface operation, including driver and input buffers, parallel-to-serial and serial-to-parallel conversion, pll(s), and impedance matching circuitry. 10.3.2 intel ? serial digital video output (sdvo) the sdvo description is located here because it is multiplexed onto the pci express x16 port pins. the intel ? sdvo port is the second generation of digital video output from compliant intel ? gmchs. the electrical interface is based on the pci express interface, though the protocol and timings are completely unique. whereas pci express runs at a fixed frequency, the freq uency of the sdvo interface is dependant upon the active display resolution and timing. the port can be dynamically configured in several modes to support display configurations. essentially, an sdvo port will transmit display data in a high-speed, serial format across differential ac coupled signals. an sdvo port consists of a sideband differential clock pair and a number of differential data pairs. 10.3.2.1 intel ? sdvo capabilities sdvo ports can support a variety of displa y types including lvds, dvi, analog crt, tv-out and external ce type devices. the gmch utilizes an external sdvo device to translate from sdvo protocol and timings to the desired display format and timings. the internal graphics controller can have one or two sdvo ports multiplexed on the x16 pci express interface. when an extern al x16 pci express graphics accelerator is not in use, an add2 card may be plugged into the x16 connector or if a x16 slot is not present, the sdvo(s) may be located ?down? on the motherboard to access the multiplexed sdvo ports and provide a variety of digital display options. the add2/media expansion card is designed to fit in a x16 pci express connector. the add2/media expansion card can support one or two devices. if a single channel sdvo device is utilized, it should be attached to the channel b sdvo pins. the add2 card can support two separate sdvo devices when the interface is in dual independent or dual simultaneous standard modes. the media expansion card adds video in capabilities. the sdvo port defines a two-wire point-to-point communication path between the sdvo device and gmch. the sdvo cont rol clock and data provide similar functionality to i 2 c. however unlike i2c, this interface is intended to be point-to-point (from the gmch to the sdvo device) and will require the sdvo device to act as a switch and direct traffic from the sdvo control bus to the appropriate receiver. additionally, this control bus will be able to run at faster speeds (up to 1 mhz) than a traditional i 2 c interface would.
functional description datasheet 293 figure 10-2. sdvo conc eptual block diagram control clock redc / alphab sdvo port c sdvo port b pci express x16 port pins pci express* logic internal graphics gmch 3rd party sdvo external device(s) digital display device(s) or tv monitor analog rgb control data tv clock in stall interrupt clockc sdvo_blkdia bluec clockb redb greenb blueb greenc 10.3.2.2 intel ? sdvo modes the port can be dynamically configured in several modes: ? standard ? this mode provides baseline sdvo functionality. it supports pixel rates between 25 mp/s and 270 mp/s. it uses three data pairs to transfer rgb data. ? extended ? adds alpha support to data stream. this mode supports pixel rates between 25 mp/s and 270 mp/s. the mode uses four data channels and is only supported on sdvob. leverages channel c (sdvoc) red pair as the alpha pair for channel b (sdvob). ? dual standard ? this mode uses standard data streams across both sdvob and sdvoc. both channels can only run in st andard mode (3 data pairs) and each channel supports pixel rates between 25 mp/s and 270 mp/s. ? dual independent standard - in dual independent standard mode, each sdvo channel sees a different pixel stream. the data stream across sdvob will not be the same as the data stream across sdvoc. ? dual simultaneous standard - in dual simultaneous standard mode, both sdvo channels sees the same pixel stream. the data stream across sdvob will be the same as the data stream across sdvoc. the display timings are identical, but the transfer timings may not be (i.e., sdvob clocks and data may not be perfectly aligned with sdvoc clock and data as seen at the sdvo device(s)). since this mode uses just a single data stream, it uses a single pixel pipeline within the gmch.
functional description 294 datasheet 10.3.2.3 pci express* and internal graphics simultaneous operation 10.3.2.3.1 standard pci express* cards and internal graphics bios control of simultaneous operation is needed to ensure the pci express is configured appropriately. 10.3.2.3.2 media expansion cards (concurrent sdvo and pci express*) sdvo lane reversal is supported on the gmch. this functionality allows current sdvo add2 cards to work in current atx and btx systems instead of requiring a separate card. the gmch will allow sdvo and pci express to operate concurrently on the pci express port. the card that plugs into the x16 connector in this case is called an media expansion card. it uses 4 or 8 lanes for sdvo and up to 8 lanes of standard pci express. for the gmch, the only supported pci express width when sdvo is present is x1. this concurrency is supported in reve rsed and non-reversed configurations. mirroring/reversing is always about the axis. table 10-6. concurrent sdvo / pci ex press* configuration strap controls configuration # description slot reversed strap sdvo present strap sdvo/pci express* concurrent strap 1 pci express* not reversed ? ? ? 2 pci express* reversed yes ? ? 3 sdvo (add2) not reversed ? yes ? 4 sdvo (add2) reversed yes yes 5 sdvo & pci express* (media expansion) not reversed ? yes yes 6 sdvo & pci express* (media expansion) reversed yes yes yes notes: 1. the configuration #s refer to the following figures (no intentional relation to validation configurations). 2. configurations 4, 5, and 6 (r equired addition of sdvo/pci express* concurrent strap).
functional description datasheet 295 figure 10-3. concurrent sdvo / pci ex press* non-reversed configurations 0 15 x1 pcie card x16 pcie card 0 15 1 0 15 x4 sdvo (add2) card x8 sdvo (add2) card 3 0 15 mec card 5 video out video in sdvo pcie sdvo lane 0 sdvo lane 7 pcie lane 0 pcie lane n 0 pci express x16 connector pci express x16 connector pci express x16 connector not reversed gmch peg pins 0 15 gmch peg signals sdvo-conc-pcie_non-reversed_config figure 10-4. concurrent sdvo / pci express* reversed configurations gmch peg pins 2 4 6 0 15 x1 pcie card x16 pcie card 0 15 x4 sdvo (add2) card x8 sdvo (add2) card 0 0 15 mec card video out video in sdvo pcie sdvo lane 0 sdvo lane 7 pcie lane 0 pcie lane n pci express x16 connector pci express x16 connector pci express x16 connector reversed 15 0 gmch peg signals 0 15 sdvo-conc-pcie_reversed_config
functional description 296 datasheet 10.4 integrated graphics controller the gmch provides a highly integrated graphics accelerator and chipset which allows for a flexible integrated system graphics solution. high bandwidth access to data is provided through the graphics and system memory ports. the gmch can access graphics data located in system memory at up to 12.6gb/s (depending on memory configuration). the gmch can drive an in tegrated dac, and/or two sdvo ports (multiplexed with pci express) capable of driving an add2/media expansion card. external sdvo devices are capable of driving a variety of tv-out, tmds, and lvds transmitters. 10.4.1 integrated graphics device overview with the evolution of pc graphics from fixed function parallelizable pipelines to generalized programmable parallel engines, the gmch?s internal graphics device delivers a highly programmable graphics device capable of rendering 3d, 2d, and video content. graphics workloads like 3d, imaging, and video encode/decode are all good examples of parallel applications. the programmable graphics architecture in g35 allows for the ability for the driver to program the graphics device to operate on parallel workloads in a parallel manor. 10.4.1.1 3d graphics the gmch?s graphics engine supports acceleration for all dx9.0c/dx10 and ogl2.0 required features with additi onal features. some of the key features supported are: ? vertex shader model 4.0 (hw) ? hardware pixel shader 4.0 (hw) ? 32-bit and 16-bit full precision floating point operations ? up to 8 multiple render targets (mrts) ? occlusion query ? 128-bit floating point texture formats ? bilinear, trilinear, and anisotropic mipmap filtering ? shadow maps and double sided stencils the 3d performance of any graphics device is affected by several key factors: memory bandwidth, and numbers of pixels per clock. the gmch graphics addresses all of these potential bottlenecks by sharing the two channels of memory bandwidth that allows for up to 12.6 gb/s, and the ability to operate on 4 pixels per clock.
functional description datasheet 297 10.4.1.2 video playback 10.4.1.2.1 deinterlacing support for display on a progressive computer monitor, interlaced data that has been formatted for display on interlaced monito rs (tv) needs to be de-interlaced. the simple approaches to de-interlacing create unwanted display artifacts. more advanced de-interlacing techniques have been developed to provide a high-quality, effective solution. the motion adaptive deinterlacing supported in the gmch greatly reduces the feathering artifacts typical with weave deinterlacing and the jaggies typically associated to bob deinterlacing. clear, sharp text is another benefit on intel?s motion adaptive deinterlacing technique. 10.5 display interfaces the gmch has three display ports, one analog and two digital. each port can transmit data according to one or more protocols. the digital ports are connected to an external device that converts one protocol to another. examples of this are tv encoders, external dacs, lvds transmitte rs, and tmds transmitters. each display port has control signals that may be used to control, configure and/or determine the capabilities of an external device. the gmch has one dedicated display port, the analog port. sdvo ports b and c are multiplexed with the pci express graphics interface and are not available if an external pci express graphics device is in use. when a system utilizes a pci express graphics connector, sdvo ports b and c can be utilized via an add2/media expansion (advanced digital display 2) card. ports b and c can also operate in dual-channel mode, where the data bus is connected to both display ports, allowing a single device to take data at twice the pixel rate. ? the gmch?s analog port uses an integrated 400 mhz ramdac that can directly drive a standard progressive scan analog monitor up to a resolution of 2048x1536 pixels with 32-bit color at 75 hz. ? the gmch?s sdvo ports are each capable of driving a 270-mp pixel rate. each port is capable of driving a digital display up to 1600x1200 @ 60 hz. when in dual-channel mode, the gmch can drive a flat panel up to 2048x1536 @ 75 hz or dcrt/hdtv up to 1920x1080 @ 85 hz. the gmch is compliant with dvi specification 1.0. when combined with a dvi compliant external device and connector, th e gmch has a high speed interface to a digital display (e.g., flat panel or digital crt).
functional description 298 datasheet table 10-7. display port characteristics analog digital port b digital port c interface protocol rgb dac dvo 1.0 dvo 1.0 hsync yes enable/polarity vsync yes enable/polarity blank no yes (1) yes (1) stall no yes yes field no yes yes signals display_enable no ? no image aspect ratio programmable and typically 1.33:1 or 1.78:1 pixel aspect ratio square (1) ? ? voltage rgb 0.7 v p-p pci express* pci express clock na differential max rate 400 mpixel 270 mpixel 270 mpixel format analog rgb rgb 8:8:8 yuv 4:4:4 control bus ddc1/ddc2b ddc2b external device no tmds/lvds transmitter /tv encoder connector vga/dvi-i dvi/cvbs/s- video/component/scart/hdmi notes: 1. single signal software selectable between display enable and blank#
functional description datasheet 299 10.5.1 analog display port characteristics the analog display port provides a rgb signal output along with a hsync and vsync signal. there is an associated ddc signal pair that is implemented using gpio pins dedicated to the analog port. the intended target device is for a crt based monitor with a vga connector. display devices such as lcd panels with analog inputs may work satisfactory but no functionality has been added to the signals to enhance that capability. table 10-8. analog port characteristics signal port characteristic support voltage range 0.7 v p-p only monitor sense analog compare analog copy protection no rgb sync on green no voltage 2.5 v enable/disable port control polarity adjust vga or port control composite sync support no special flat panel sync no hsync vsync stereo sync no voltage externally buffered to 5 v ddc control through gpio interface 10.5.1.1 integrated ramdac the display function contains a ram-based digital-to-analog converter (ramdac) that transforms the digital data from the graphics and video subsystems to analog data for the crt monitor. gmch?s integrated 400 mhz ramdac supports resolutions up to 2048 x 1536 @ 75 hz. three 8-bit dacs provide the r, g, and b signals to the monitor. 10.5.1.2 sync signals hsync and vsync signals are digital and conform to ttl signal levels at the connector. since these levels cannot be gene rated internal to the device, external level shifting buffers are required. these signals can be polarity adjusted and individually disabled in one of the two possible states. the sync signals should power up disabled in the high state. no composite sync or special flat panel sync support will be included.
functional description 300 datasheet 10.5.1.3 vesa/vga mode vesa/vga mode provides compatibility for pre-existing software that set the display mode using the vga crtc registers. timings are generated based on the vga register values and the timing generator registers are not used. 10.5.1.4 ddc (display data channel) ddc is a standard defined by vesa. its purpose is to allow communication between the host system and display. both configuration and control information can be exchanged allowing plug- and-play systems to be realized. support for ddc 1 and 2 is implemented. the gmch uses the ddc_clk and ddc_data signals to communicate with the analog monitor. the gmch generates these signals at 2.5 v. external pull-up resistors and level shifting circuitry should be implemented on the board. the gmch implements a hardware gmbus controller that can be used to control these signals allowing for transactions speeds up to 400 khz. 10.5.2 digital display interface the gmch has several options for driving digital displays. the gmch contains two sdvo ports that are multiplexed on the pc i express* graphics interface. when an external pci express* graphics accelerator is not present, the gmch can use the multiplexed sdvo ports to provide extra digital display options. these additional digital display capabilities may be provided through an add2 card, which is designed to plug in to a pci express connector. 10.5.2.1 multiplexed digital display channels ? intel ? sdvob and intel ? sdvoc the gmch has the capability to support digital display devices through two sdvo ports multiplexed with the pci express* graphics signals. when an external graphics accelerator is used via the pci express* graphics port, these sdvo ports are not available. the shared sdvo ports each support a pixel clock up to 270 mhz and can support a variety of transmission devices. sdvoctrldata is an open-drain signal that will act as a strap during reset to tell the gmch whether the interface is a pci express interface or an sdvo interface. when implementing sdvo, either via add2 cards or with a down device, a pull-up is placed on this line to signal to the gmch to run in sdvo mode and for proper gmbus operation. 10.5.2.1.1 add2/media expansion card when an intel g35 express chipset platform uses a pci express* graphics connector, the multiplexed sdvo ports may be used via an add2/media expansion card. the add2/media expansion card will be designed to fit a standard pci express (x16) connector. refer to the latest add2/media expansion eds and add2/media expansion card design kits for more deta ils on add2/media expansion.
functional description datasheet 301 10.5.2.1.2 tmds capabilities the gmch is compliant with dvi specification 1.0. when combined with a dvi compliant external device and connector, th e gmch has a high speed interface to a digital display (e.g., flat panel or digital crt). when combining the two multiplexed sdvo ports, the gmch can drive a flat panel up to 2048x1536 or a dcrt/hdtv up to 1920x1080. flat panel is a fixed resolution display. the gmch supports panel fitting in the transmitter, receiver or an external device, but has no native panel fitting capabilities. the gmch will however, provide unscaled mode where the display is centered on the panel. 10.5.2.1.3 lvds capabilities the gmch may use the multiplexed sdvo ports to drive an lvds transmitter. flat panel is a fixed resolution display. the gmch supports panel fitting in the transmitter, receiver or an external device, as well as using a built in 3x3 panel scalar for a single sdvo port. 10.5.2.1.4 tv-out capabilities although traditional tvs are not digital displays, the gmch uses a digital display channel to communicate with a tv-out transmitter. for that reason, the gmch considers a tv-output to be a digital display. the gmch supports ntsc/pal/secam standard definition formats. the gmch generates the proper timing for the external encoder. the external encoder is responsible for generation of the proper format signal. since the multiplexed sdvo interface is a ntsc/pal/secam display on the tv- out port can be configured to be the boot device. it is necessary to ensure that appropriate bios support is provided. if easylink is supported in the gmch, then this mechanism could be used to interrogate the display device. the tv-out interface on gmch is addressa ble as a master device. this allows an external tv encoder device to drive a pixel clock signal on sdvo_tvclk[+/-] that the gmch uses as a reference frequency. the fr equency of this clock is dependent on the output resolution required. flicker filter and overscan compensation the overscan compensation scaling and the flic ker filter is done in the external tv encoder chip. care must be taken to a llow for support of tv sets with high performance de-interlacers and progressive scan displays connected to by way of a non-interlaced signal. timing will be generated with pixel granularity to allow more overscan ratios to be supported. direct yuv from overlay when source material is in the yuv format and is destined for a device that can take yuv format data in, it is desired to send the data without converting it to rgb. this avoids the truncation errors associated with multiple color conversion steps. the common situation will be that the overlay source data is in the yuv format and will bypass the conversion to rbg as it is sent to the tv port directly.
functional description 302 datasheet sync lock support sync lock to the tv will be done using the external encoders pll combined with the display phase detector mechanism. the availability of this feature will be determined which external encoder is in use. analog content protection analog content protection will be provided through the external encoder using macrovision 7.01. dvd software must verify the presence of a macrovision tv encoder before playback continues. simple attempts to disable the macrovision operation must be detected. connectors target tv connectors support includes th e cvbs, s-video, component, and scart connectors. the external tv encoder in use will determine the method of support. 10.5.2.1.5 control bus communication to sdvo registers and if used, add2 proms and monitor ddcs, are accomplished by using the sdvoctrldata and sdvoctrlclk signals through the sdvo device. these signals run up to 1 mhz and connect directly to the sdvo device. the sdvo device is then responsible for routing the ddc and prom data streams to the appropriate location. consult sdvo device data sheets for level shifting requirements of these signals. intel ? sdvo modes the port can be dynamically configured in several modes: ? standard ? baseline sdvo functionality. this mode supports pixel rates between 25 and 270 mp/s. the mode uses three data pairs to transfer rgb data. ? extended ? adds alpha support to data stream. this mode supports pixel rates between 25 mp/s and 270 mp/s. the mode uses four data channels and is only supported on sdvob. leverages channel c (sdvoc) red pair as the alpha pair for channel b (sdvob). ? dual standard ? this mode uses standard data streams across both sdvob and sdvoc. both channels can only run in st andard mode (3 data pairs) and each channel supports pixel rates between 25 270 mp/s and 270 mp/s. ? dual independent standard - in dual independent standard mode, each sdvo channel will see a different pixel stream. the data stream across sdvob will not be the same as the data stream across sdvoc. ? dual simultaneous standard - in dual simultaneous standard mode, both sdvo channels will see the same pixel stream. the data stream across sdvob will be the same as the data stream across sdvoc. the display timings are identical, but the transfer timings may not be (i.e., sdvob clocks and data may not be perfectly aligned with sdvoc clock and data as seen at the sdvo device(s)). since this mode uses just a single data stream, it uses a single pixel pipeline within the gmch.
functional description datasheet 303 10.5.3 multiple display configurations microsoft windows* 2000, windows* xp, and windows vista* operating systems have enabled support for multi-monitor display. since the gmch has several display ports available for its two pipes, it can support up to two different images on different display devices. timings and resolutions for these two images may be different. the gmch supports intel ? dual display clone, intel ? dual display twin, intel ? dual display zoom, and extended desktop. intel dual display clone uses both display pipes to drive the same content, at the same resolution and color depth to two different displays. this configuration allows for different refresh rates on each display. intel dual display twin utilizes one of the display pipes to drive the same content, at the same resolution, color depth, and refresh rates to two different displays. intel dual display zoom uses both display pipes to drive different content, at potentially different resoluti ons, refresh rates, and color depths to two different displays. this configuration results in a portion of the primary display to be zoomed in on and displayed on the secondary display. extended desktop uses both display pipes to drive different content, at potentially different resolutions, refresh rates, and co lor depths to two different displays. this configuration allows for a larger windows desktop by using both displays as a work surface. note: the gmch is also incapable of operating in parallel with an external pci express graphics device. the gmch can, however, work in conjunction with a pci graphics adapter. 10.6 power management power management feature list: ? acpi 1.0b support ? acpi s0, s1d, s3 (both cold and chip set hot), s4, s5, c0, and c1 states ? enhanced power management state transitions for increasing time processor spends in low power states ? internal graphics display device control d0, d1, d2, d3 ? graphics adapter states: d0, d3 ? pci express link states: l0, l0s, l1, l2/l3 ready, l3
functional description 304 datasheet 10.7 thermal sensor there are several registers that need to be configured to support the gmch thermal sensor functionality and smi# generation. customers must enable the catastrophic trip point at 115 c as protection for the gmch. if the catastrophic trip point is crossed, then the gmch will instantly turn off all clocks inside the device. customers may optionally enable the hot trip point between 85 c and 105 c to generate smi#. customers will be required to then write their own smi# handler in bios that will speed up the gmch (or system) fan to cool the part. 10.7.1 pci device 0, function 0 the smicmd register requires that a bit be set to generate an smi# when the hot trip point is crossed. the errsts register can be inspected for the smi alert. address offset symbol register name default value access c8?c9h errsts error status 0000h ro, rwc/s cc?cdh smicmd smi command 0000h ro, rw 10.7.2 mchbar thermal sensor registers the digital thermometer configuration registers reside in the mchbar configuration space. address offset symbol register name default value access cd8h tsc1 thermal sensor control 1 00h rw/l, rw, rs/wc cd9h tsc2 thermal sensor control 2 00h rw/l, ro cdah tss thermal sensor status 00h ro cdc?cdfh tsttp thermal se nsor temperature trip point 00000000h ro, rw, rw/l ce2h tco thermal calibration offset 00h rw/l/k, rw/l ce4h therm1 hardware protection 00h rw/l, ro, rw/l/k ce6h therm3 tco fuses 00h rs/wc, ro cea?cebh tis thermal interrupt status 0000h ro, rwc cf1h tsmicmd thermal sm i command 00h ro, rw
functional description datasheet 305 10.7.3 programming sequence note: the following sequence must be followed in bios to properly set up the hot trip point and smi# assertion. 1. in thermal sensor control 1 register (tsc1), set thermal sensor enable bit (tse) and the hysteresis value (dha) by writing 99h to mchbar cd8h. 2. program the hot trip point register (tsttp[htps]) by writing the appropriate value to mchbar cdch bits [15:8]. 3. program the catastrophic trip point setting register (tsttp[ctps]) by writing 2ch to mchbar cdch bits [7:0]. 4. in thermal sensor control 2 register (tsc2), program the thermometer mode enable and rate (te) by writing 04h to mchbar cd9h bits [3:0]. 5. in the hardware protection register (therm1), program the halt on catastrophic bit (hoc) by writing 08h to mchbar ce4h bits [7:0]. 6. lock the hardware protection by writing a 1 to the lock bit (htl) at mchbar ce4h bit [0]. 7. in thermal smi command register (tsmicmd), set the smi# on hot bit by writing a 02h to mchbar cf1h. 8. program the smi command register (smicmd[tstsmi]) by writing a 1 to bit 11 to pci cch. 9. program the tco register (tco[tslb]) to lock down the other register settings by writing a 1 to bit 7 of mchbar ce2h. if the temperature rises above the hot trip point: the tis[hot thermal sensor interrupt event] is set when smi# interrupt is generated. clear this bit of the tis register to allow subsequent interrupts of this type to get registered. clear the global thermal sensor event bit in the error status register, bit 11. in thermal sensor status register (tss), the hot trip indicator (hti) bit is set if this condition is still valid by the time the software gets to read the register. 10.7.4 trip point temperature programming the catastrophic and hot trip points are programmed in the tsttp - thermal sensor temperature trip point register. bits 7:0 are for the catastrophic trip point (ctps), and bits 15:8 are for the hot trip point (htps). note: based on intel silicon test and calculat ions, the catastrophic trip point must be fixed at 115 c. the hot trip point is recommended to be between 85 c and 105 c. programming the hot trip point above this range is not recommended. to program both trip point settings, the following polynomial equation should be used. programmed temp = (0.0016*value^2)?(1.10707*value)+161.05
functional description 306 datasheet in this case the ?value? is a decimal number between 0 and 128. for the catastrophic trip point, a decimal value of 44 (0x2c) should be used to hit 115 c. (0.0016*44^2)-(1.10707*44)+ 161.05 = 115.4 deg c the ctps should then be programmed with 0x2c. the hot trip point is also programmed in the same manner.
functional description datasheet 307 10.8 clocking the gmch has a total of 5 plls providing many times that many internal clocks. the plls are: ? host pll ? generates the main core clocks in the host clock domain. this pll can also be used to generate memory and in ternal graphics core clocks. the pll uses the host clock (h_clkin) as a reference. ? memory i/o pll - optionally generates low jitter clocks for memory i/o interface, as opposed to from host pll. the p ll uses the host fsb differential clock (hpl_clkinp/hpl_clkinn) as a reference. low jitter clock source from memory i/o pll is required for ddr667 and higher frequencies. ? pci express pll ? generates all pci express related clocks, including the direct media , that connect to the ich. this pll uses the 100 mhz clock (g_clkin) as a reference. ? display pll a ? generates the internal clocks for display a. this pll uses d_refclkin as a reference. ? display pll b ? generates the internal clocks for display b. this pll uses d_refclkin as a reference. ? ck505 is the clocking chip required for the intel g35 express chipset platform
functional description 308 datasheet figure 10-5. intel ? g35 express chipset system clock diagram ck505 56-pin ssop pci express diff pair dmi memory xdp cpu cpu diff pair cpu diff pair cpu diff pair pci express gfx x16 pci express pci express slot s3 s4 s5 s6 c3/s7 c2 c1 lan (nineveh) pci express diff pair pci express diff pair pci express diff pair pci express diff pair pci express slot g35 gmch pci down device 24mhz intel? ich8 osc 32.768khz sata diff pair pci slot pci 33mhz sio lpc tpm lpc pci 33mhz pci 33mhz pci 33mhz pci 33mhz pci 33mhz ref 14mhz ref 14mhz usb 48mhz dot 96mhz diff pair pci 33mhz p6 p5 p4 p3 p2 r1 u1 d1 s1 s2 p1 pci express diff pair bclk, itpclk, hclk sataclk, ichclk, mchclk, lanclk, pcieclk dotclk usbclk pciclk refclk c1- c3 s1-s7 d1 u1 p1-p6 r1 signal name reference intel high definition audio nc nc
functional description datasheet 309
electrical characteristics 310 datasheet 11 electrical characteristics this chapter provides the dc characteristics of the gmch. 11.1 absolute minimum and maximum ratings table 11-1 specifies the gmch absolute maximum and minimum ratings. within functional operation limits, functionality and long-term reliability can be expected. at conditions outside functional operation condition limits, but within absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. if a device is returned to conditions within functional operation limits after having been subjected to conditions outside these limits, but within the absolute maximum and minimum ratings, the device may be functional, but with its lifetime degraded depending on exposure to conditions exceeding the functional operation condition limits. at conditions exceeding absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. moreover, if a device is subjected to these conditions for any length of time its reliability will be severely degraded or not function when returned to conditions within the functional operating condition limits. although the mch contains protective circuitry to resist damage from static electric discharge, precautions should always be taken to avoid high static voltages or electric fields. table 11-1. absolute minimum and maximum ratings symbol parameter min max unit notes t storage storage temperature -55 150 c 1 mch core vcc 1.25 v core supply vo ltage with respect to vss -0.3 1.375 v host interface (800/1066/1333 mhz) vtt system bus input voltage with respect to vss -0.3 1.32 v vcca_hpll 1.25 v host pll analog supply voltage with respect to vss -0.3 1.375 v system memory interface (ddr2 667/800 mhz) vccsm 1.8 v ddr2 system memory supply voltage with respect to vss -0.3 4.0 v vcc_smclk 1.8 v ddr2 clock system memory supply voltage with respect to vss -0.3 4.0 v
electrical characteristics datasheet 311 symbol parameter min max unit notes vcca_mpll 1.25 v system memory pll analog supply voltage with respect to vss -0.3 1.375 v pci express* / intel ? sdvo / dmi interface vcc_exp 1.25 v pci express* and dmi supply voltage with respect to vss -0.3 1.375 v vcca_exp 3.3 v pci express* analog supply voltage with respect to vss -0.3 3.63 v vcca_exppll 1.25 v pci express* pll analog supply voltage with respect to vss -0.3 1.375 v r, g, b / crt dac display interface (8 bit) vcca_dac 3.3 v display dac analog supply voltage with respect to vss -0.3 3.63 v vccd_crt 1.5 v display dac digital supply voltage with respect to vss -0.3 1.98 v vccdq_crt 1.5 v display dac quiet digital supply voltage with respect to vss -0.3 1.98 v vcca_dplla 1.25 v display pll a analog supply voltage with respect to vss -0.3 1.375 v vcca_dpllb 1.25 v display pll b analog supply voltage with respect to vss -0.3 1.375 v controller link interface vcc_cl 1.25 v supply voltage with respect to vss -0.3 1.375 v cmos interface vcc3_3 3.3 v cmos supply voltage with respect to vss -0.3 3.63 v note: 1. possible damage to the gmch may occur if the gmch temperature exceeds 150 c. intel does not ensure functionality for parts that have exceeded temperatures above 150 c due to specification violation. 11.1.1 current consumption table 11-2 shows the current consumption for the mch in the advanced configuration and power interface (acpi) s0 state. icc max values are determined on a per- interface basis, at the highest frequencies for each interface. sustained current values or max current values cannot occur simultaneously on all interfaces. sustained values are measured sustained rms maximum current consumption and includes leakage estimates. the measurements are made with fast silicon at 96 c tcase temperature, at the max voltage listed in table 11-4. the max values are maximum theoretical pre- silicon calculated values. in some cases, the sustained measured values have exceeded the max theoretical values.
electrical characteristics 312 datasheet table 11-2. current consumption in s0 symbol parameter signal names sustained max unit notes 1.25 v core su pply current (using integrated graphics) vcc (int. graphics) 15.5 18.9 i vcc 1.25 v core su pply current (using external graphics) vcc (ext. graphics) 7.20 9.30 a 1,2 i vccsm ddr2 system memory interface (1.8 v) supply current vccsm 3.70 a i vcc_smclk ddr2 system memory clock interface (1.8 v) supply current vcc_smclk 2.26 250 ma 1, 2, 3 1.25 v pci express* / intel ? sdvo and dmi supply current (using integrated graphics) vcc_exp (int. graphics) i vcc_exp 1.25 v pci express* / intel ? sdvo and dmi supply current (using external graphics) vcc_exp (ext. graphics) 1.76 2.47 a 2 i vcc_cl 1.25 v controller supply current vcc_cl 2.64 3.80 a 2 i vtt system bus supply current vtt 0.95 0.98 a 1 i vcca_exp 3.3 v pci express* / intel ? sdvo and dmi analog supply current vcca_exp 0.36 0.36 ma i vcca_dac 3.3 v display dac analog supply current vcca_dac 70 65.8 ma i vcc3_3 3.3 v cmos supply current vcc3_3 21 15.8 ma i vccd_crt 1.5 v display digital supply current vccd_crt 30 ma i vccdq_crt 1.5 v display quiet digital supply current vccdq_crt 100 0.03 ma 3 i vcca_exppll 1.25 v pci express* / intel ? sdvo and dmi pll analog supply current vcca_exppll 70 71.6 ma i vcca_hpll 1.25 v host pll supply current vcca_hpll 20 67.9 ma i vcca_dplla 1.25 v display pll a and pll b supply current vcca_dplla 30 90.6 ma i vcca_dpllb 1.25 v display pll a and pll b supply current vcca_dpllb 40 90.6 ma i vcca_mpll 1.25 v system memory pll analog supply current vcca_mpll 90 225 ma notes: 1. measurements are for current coming through chipset?s supply pins. 2. rail includes dlls (and fsb sense amps on vcc). 3. sustained measurements are combined because on e voltage regulator on the platform supplies both rails on the gmch.
electrical characteristics datasheet 313 11.2 signal groups the signal description includes the type of buffer used for the particular signal. pci express* / intel ? sdvo pci express interface signals. these si gnals are compatible with pci express 1.1 signaling environment ac specifications and are ac coupled. the buffers are not 3.3 v tolerant. differential voltage spec = (|d+ - d-|) * 2 = 1.2 vmax. single-ended maximum = 1. 25 v. single-ended minimum = 0 v. dmi direct media interface signals. th ese signals are compatible with pci express 1.0 signaling environment ac specifications, but are dc coupled. the buffers are not 3.3 v tolerant. differential voltage spec = (|d+ - d-|) * 2 = 1.2 vmax. single-ended maximum = 1.25 v. single-ended minimum = 0 v. gtl+ open drain gtl+ interface signal. refer to the gtl+ i/o specification for complete details. hcsl host clock signal le vel buffers. current mode di fferential pair. differential typical swing = (|d+ ? d-|) * 2 = 1.4 v. single ended input tolerant from - 0.35v to 1.2v. typical crossing voltage 0.35 v. sstl-1.8 stub series termination logic. these are 1.8 v output capable buffers. 1.8 v tolerant. sstl-1.5 stub series termination logic. these are 1.5 v output capable buffers. 1.5 v tolerant. cmos cmos buffers analog analog reference or output. may be used as a threshold voltage or for buffer compensation.
electrical characteristics 314 datasheet table 11-3. signal groups signal type signals notes host interface signal groups gtl+ input/outputs hads#, hbnr#, hb req0#, hdbsy#, hdrdy#, hdinv[3:0]#, ha[35:3]#, hadstb[1:0]#, hd[63:0]#, hdstbp[3:0]#, hdstbn[3:0]#, hhit#, hhitm#, hreq[4:0]#, hlock# gtl+ common clock outputs hbpri#, hcpu rst#, hdefer#, ht rdy#, hrs[2:0]# analog host i/f ref and comp. signals hdvref, haccvref, hswing, hrcomp, hscomp, hscomp# gtl+ input bsel[2:0] pci express* graphics and intel ? sdvo interface signal groups pci express* / intel ? sdvo input pci express* interface: exp_rxn[15:0], exp_rxp[15:0], intel ? sdvo interface: sdvo_tvclkin+, sdvo_tvclkin-, sdvob_int+, sdvob_int-, sd vo_stall+, sdvo_stall-, sdvoc_int+, sdvoc_int- 1 pci express* / intel ? sdvo output pci express* interface: exp_txn[15:0], exp_txp[15:0] intel ? sdvo interface: sdvob_red+, sdvob_re d-, sdvob_green+, sdvob_green-, sdvob_bl ue+, sdvob_blue-, sdvob_clk+, sdvob_clk-, sd voc_red+/sdvob_alpha+, sdvoc_red-/sdvob_alp ha-, sdvoc_green+, sdvoc_green-, sdvoc_bl ue+, sdvoc_blue-, sdvoc_clk+, sdvoc_clk- 1 cmos i/o od sdvo_ctr lclk, sdvo_ctrldata analog pci express* / intel ? sdvo interface compensation signals exp_compo, exp_compi direct media interface signal groups dmi input dmi_rxn[3:0], dmi_rxp[3:0] dmi output dmi_txn[3:0], dmi_txp[3:0] system memory interf ace signal groups sstl-1.8 / sstl-1.5 input/output sdq_a[63:0], sdq_b[63:0], sdqs_a[7:0], sdqs_a[7:0]#, sdqs_b[7:0], sdqs_b[7:0]# sstl-1.8 / sstl-1.5 output sdm_a[7:0], sdm_b[7:0], sma_a[14:0], sma_b[14:0], sbs_a[2:0], sbs_b[2:0], sras_a#, sras_b#, scas_a#, scas_b#, swe_a#, sw e_b#, sodt_a[3:0], sodt_b[3:0], scke_a[3:0], scke_b[3:0], scs_a[3:0]#, scs_b[3:0]#, sclk_a[5:0], sclk_a[5:0]#, sclk_b[5:0], sclk_b[5:0]# cmos input n/a reference and comp. voltages srcomp[3 :0], smvref, srcomp_vol, srcomp_voh
electrical characteristics datasheet 315 signal type signals notes controller link signal groups cmos i/o od cl_data, cl_clk cmos input cl_rst#, cl_pwrok analog controller link reference voltage cl_vref r, g, b / crt dac display signal groups analog current outputs red, red#, green, green#, blue, blue# analog/ref dac miscellaneous refset 2 cmos i/o od ddc_clk, ddc_data hvcmos output hsync, vsync clocks hcsl hclkn, hclkp, drefclkp, drefclkn, gclkp, gclkn reset, and miscellaneous signal groups cmos input exp_en, ex p_slr, rstin#, pwrok cmos output ich_sync# miscellaneous test[2:0] i/o buffer supply voltages system bus input supply voltage vtt 1.25 v pci express* / intel ? sdvo supply voltages vcc_exp 3.3 v pci express* / intel ? sdvo analog supply voltage vcca_exp 1.8 v ddr2 supply voltage vccsm 1.8 v ddr2 clock supply voltage vcc_smclk 1.25 v gmch core supply voltage vcc 1.25 v controller supply voltage vcc_cl 3.3 v cmos supply voltage vcc3_3 3.3 v r, g, b / crt dac display analog supply voltage vcca_dac 1.5 v dac digital supply volt ages vccd_crt, vccdq_crt pll analog supply voltages vcca_hpll, vcca_exppll, vcca_dplla , vcca_dpllb, vcca_mpll notes: 1. see section 2.10 for intel ? sdvo and pci express* pin mapping 2. current mode reference pin. dc specification not required.
electrical characteristics 316 datasheet 11.3 buffer supply and dc characteristics 11.3.1 i/o buffer supply voltages the i/o buffer supply voltage is measured at the gmch package pins. the tolerances shown in table 11-4 are inclusive of all noise from dc up to 20 mhz. in the lab, the voltage rails should be measured with a bandwidth limited oscilloscope with a roll off of 3 db/decade above 20 mhz under all operating conditions. table 11-4 indicates which supplies are connected directly to a voltage regulator or to a filtered voltage rail. for voltages that are connected to a filter, they should me measured at the input of the filter. if the recommended platform decoupling guidelines cannot be met, the system designer will have to make tradeoffs between the voltage regulator output dc tolerance and the decoupling performance of the capacitor network to stay within the voltage tolerances listed in table 11-4. table 11-4. i/o buffer supply voltage symbol parameter min nom max unit notes vccsm ddr2 i/o supply voltage 1.7 1.8 1.9 v 5 vcc_smclk ddr2 clock supply voltage 1.7 1.8 1.9 v 2 vcc_exp sdvo, pci express* supply voltage 1.188 1.25 1.313 v vcca_exp sdvo, pci expre ss* analog supply voltage 3.135 3.3 3.465 v 2 1.2 v system bus input supply voltage 1.14 1.2 1.26 v vtt 1.1 v system bus input supply voltage 1.045 1.1 1.155 v 4 vcc mch core supply voltage 1.188 1.25 1.313 v vcc_cl controller supply voltage 1.188 1.25 1.313 v vcc3_3 cmos supply voltage 3.135 3.3 3.465 v vcca_dac display dac analog supply voltage 3.135 3.3 3.465 v 3 vccd_crt display digital supply voltage 1.425 1.5 1.575 v 1 vccdq_crt display quiet digital supply voltage 1.425 1.5 1.575 v 1 vcca_hpll, vcca_exppll, vcca_dplla , vcca_dpllb, vcca_mpll various plls? analog supply voltages 1.188 1.25 1.313 v 2,7 notes: 1. the vccd_crt and vccdq_crt can also operate at a nominal 1.8 v 5% input voltage. only the 1.5 v nominal voltage setting will be validated internally. 2. these rails are filtered from other voltage rails on the platform and should be measured at the input of the filter. 3. vcca_dac voltage tolerance should only be me asured when the dac is turned on and at a stable resolution setting. any noise on the dac du ring power on or display resolution changes do not impact the circuit. 4. gmch supports both v tt = 1.2 v nominal and v tt = 1.1 v nominal depending on the identified processor.
electrical characteristics datasheet 317 11.3.2 general dc characteristics platform reference voltages at the top of table 11-5 are specified at dc only. v ref measurements should be made with respect to the supply voltage. table 11-5. dc characteristics symbol parameter min nom max unit notes reference voltages fsb_dvref fsb_accvref host data, address, and common clock signal reference voltages 0.666 x vtt_fsb ?2% 0.666 x vtt_fsb 0.666 x vtt_fsb +2% v fsb_swing host compensation reference voltage 0.25 x vtt_fsb ?2% 0.25 x vtt_fsb 0.25 x vtt_fsb +2% v cl_vref controller link reference voltage 0.270 x vcc_cl 0.279 x vcc_cl 0.287 x vcc_cl v smvref ddr2 reference voltage 0.49 x vcc_ddr 0.50 x vcc_ddr 0.51 x vcc_ddr v host interface v il_h host gtl+ input low voltage -0.10 0 (0.666 x vtt_fsb) ? 0.1 v v ih_h host gtl+ input high voltage (0.666 x vtt_fsb) + 0.1 vtt_fsb vtt_fsb + 0.1 v v ol_h host gtl+ output low voltage ? ? (0.25 x vtt_fsb) + 0.1 v v oh_h host gtl+ output high voltage vtt_fsb ? 0.1 ? vtt_fsb v i ol_h host gtl+ output low current ? ? vtt_fsbmax * (1?0.25) / rttmin ma rtt min = 47.5 i leak_h host gtl+ input leakage current ? ? 45 a v ol < vpad< vtt_fsb c pad host gtl+ input capacitance 2.0 ? 2.5 pf c pckg host gtl+ input capacitance (common clock) 0.90 ? 2.5 pf ddr2 system memory interface v il(dc) ddr2 input low voltage ? ? smvref ? 0.125 v v ih(dc) ddr2 input high voltage smvref + 0.125 ? ? v v il(ac) ddr2 input low voltage ? ? smvref ? 0.25 v v ih(ac) ddr2 input high voltage smvref + 0.25 ? ? v
electrical characteristics 318 datasheet symbol parameter min nom max unit notes v ol ddr2 output low voltage ? ? 0.2 * vccsm v 1 v oh ddr2 output high voltage 0.8 * vccsm ? ? v 1 i leak input leakage current ? ? 20 a 4 i leak input leakage current ? ? 550 a 5 c i/o dq/dqs/dqsb ddr2 input/output pin capacitance 1.0 ? 4.0 pf 1.25v pci express* interface 1.1 (includes pci express* and intel ? sdvo) v tx-diff p-p differential peak to peak output voltage 0.800 ? 1.2 v 2 v tx_cm-acp ac peak common mode output voltage ? ? 20 mv z tx-diff-dc dc differential tx impedance 80 100 120 ? v rx-diff p-p differential peak to peak input voltage 0.175 ? 1.2 v 3 v rx_cm-acp ac peak common mode input voltage ? ? 150 mv input clocks v il input low voltage -0.150 0 ? v v ih input high voltage 0.660 0.710 0.850 v v cross(abs) absolute crossing voltage 0.300 ? 0.550 v 6,7,8 v cross(rel) range of crossing points ? ? 0.140 v c in input capacitance 1 ? 3 pf sdvo_ctrldata, sdvo_ctrlclk v il input low voltage ? ? 0.75 v v ih input high voltage 1.75 ? v i leak input leakage current ? ? r 10 p a c in input capacitance ? ? 10.0 pf i ol output low current (cmos outputs) ? ? 7.8 ma @ 50% swing i oh output high current (cmos outputs) -1 ? ? ma @ 50% swing v ol output low voltage (cmos outputs) ? ? 0.4 v v oh output high voltage (cmos outputs) 2.25 ? ? v
electrical characteristics datasheet 319 symbol parameter min nom max unit notes crt_ddc_data, crt_ddc_clk v il input low voltage ? ? 0.9 v v ih input high voltage 2.1 ? ? v i leak input leakage current ? ? 10 a c in input capacitance ? 10.0 pf i ol output low current (cmos outputs) ? ? 27.0 ma @ 50% swing i oh output high current (cmos outputs) -1 ? ? ma @ 50% swing v ol output low voltage (cmos outputs) ? ? 0.4 v v oh output high voltage (cmos outputs) 2.7 ? ? v cl_data, cl_clk v il input low voltage ? ? 0.277 v v ih input high voltage 0.427 ? v i leak input leakage current ? ? 20 a c in input capacitance ? ? 1.5 pf i ol output low current (cmos outputs) ? ? 1.0 ma @v ol_hi max i oh output high current (cmos outputs) 6.0 ? ? ma @v oh_hi min v ol output low voltage (cmos outputs) ? ? 0.06 v v oh output high voltage (cmos outputs) 0.6 ? ? v pwrok, cl_pwrok, rstin# v il input low voltage ? ? 0.3 v v ih input high voltage 2.7 ? ? v i leak input leakage current ? ? 1 ma c in input capacitance ? ? 6.0 pf cl_rst# v il input low voltage ? ? 0.13 v v ih input high voltage 1.17 ? ? v i leak input leakage current ? ? 20 a c in input capacitance ? ? 5.0 pf
electrical characteristics 320 datasheet symbol parameter min nom max unit notes ich_syncb i ol output low current (cmos outputs) ? ? 2.0 ma @v ol_hi max i oh output high current (cmos outputs) -2.0 ? ? ma @v oh_hi min v ol output low voltage (cmos outputs) ? ? 0.33 v v oh output high voltage (cmos outputs) 2.97 ? ? v exp_slr, exp_en v il input low voltage -0.10 0 (0.63 x vtt) ? 0.1 v v ih input high voltage (0.63 x vtt)+0.1 vtt vtt +0.1 v i leak input leakage current ? ? 20 a v ol < vpad< vtt c in input capacitance 2 ? 2.5 pf hsync, vsync i ol output low current (cmos outputs) ? ? 35.0 ma @v ol_hi max i oh output high current (cmos outputs) -1.0 ? ? ma @v oh_hi min v ol output low voltage (cmos outputs) ? ? 0.5 v v oh output high voltage (cmos outputs) 2.4 ? ? v notes: 1. determined with 2x gmch buffer strength settings into a 50 to 0.5xvcc_ddr test load. 2. specified at the measurement point into a timing and voltage compliance test load as shown in transmitter compliance eye diagra m of pci express* specificatio n and measured over any 250 consecutive tx uls. 3. specified at the measurement point over any 250 consecutive uls. the test load shown in receiver compliance eye diagram of pci express* spec should be used as the rx device when taking measurements. 4. applies to pin to vcc or vss leakage cu rrent for the ddr_a_dq _63:0 and ddr_b_dq_63:0 signals. 5. applies to pin to pin leakage current between ddr_a_dqs_7:0, ddr_a_dqsb_7:0, ddr_b_dqs_7:0, and ddr_b_dqsb_7:0 signals. 6. crossing voltage defined as instantaneous voltage when rising edge of bclk0 equals falling edge of bclk1. 7. v havg is the statistical average of the v h measured by the oscilloscope. 8. the crossing point must meet the absolute and relative crossing point specifications simultaneously. refer to the appropriate pr ocessor datasheet for further information.
electrical characteristics datasheet 321 11.3.3 r, g, b / crt dac display dc characteristics table 11-6. r, g, b / crt dac display dc ch aracteristics: functional operating range (vcca_dac = 3.3 v 5%) parameter min typ max units notes dac resolution 8 ? ? bits 1 max luminance (full- scale) 0.66 5 0.700 0.77 v 1, 2, 4 (white video level voltage) min luminance ? 0.000 ? v 1, 3, 4 (black video level voltage) lsb current ? 73.2 ? a 4,5 integral linearity (inl) -1.0 ? +1.0 lsb 1,6 differential linearity (dnl) -1.0 ? +1.0 lsb 1,6 video channel-channel voltage amplitude mismatch ? ? 6 % 7 monotonicity ensured ? notes: 1. measured at each r, g, b termination accordin g to the vesa test procedure ? evaluation of analog display graphics subsystems proposal (version 1, draft 4, december 1, 2000). 2. max steady-state amplitude 3. min steady-state amplitude 4. defined for a double 75 ? termination. 5. set by external reference resistor value. 6. inl and dnl measured and calculated acco rding to vesa video signal standards. 7. max full-scale voltage difference among r, g, b outputs (percentage of steady-state full-scale voltage).
ballout and package information 322 datasheet 12 ballout and package information this chapter contains the ballout and package information for the 82G35 gmch. 12.1 ballout figure 12-1, figure 12-2, and figure 12-3 show the ballout from a top view of the package. table 12-1 provides a ballout list arranged alphabetically by ball number. note: notes for figure 12-1, figure 12-2, and figure 12-3, and table 12-1. 1. balls that are listed as rsvd are reserved. 2. some balls marked as reserved (rsvd) are used in xor testing. see chapter 13 for details. 3. balls that are listed as nc are no connects.
ballout and package information datasheet 323 figure 12-1. gmch ballout diagra m (top view left ? columns 43?30) 43 42 41 40 39 38 37 36 35 34 33 32 31 30 bc test0 nc vss vccsm vss vccsm vss vccsm bc bb nc vcc_ smclk vcc_ smclk srcomp2 vccsm scs_a3# vccsm sodt_a2 swe_a# sras_a# vccsm sodt_b3 scs_b1# bb ba vcc_ smclk vcc_ smclk srcomp3 sodt_a3 sodt_a1 scs_a1# scs_a2# sbs_a0 sma_a0 sodt_b1 ba ay vcc_ smclk vss vss sma_a13 sodt_a0 scas_a# sma_a10 vccsm scs_b3# ay aw vss rsvd vss sdqs_b4 sdq_b32 scs_a0# sclk_a2# sbs_a1 sclk_b0# aw av sdq_a32 sdq_a37 sdq_a36 sdq_b33 vss vss sclk_a2 sclk_b2 sclk_b0 av au sdm_a4 vss sdq_a33 sdqs_b4# vss sdm_b4 sdq_b36 sclk_a5# vss sclk_a0 au at sclk_a5 sclk_b2# vss at ar sdq_a38 sdqs_a4 sdqs_a4# sdq_b44 vss sdq_b39 sdq_b37 vss vss sclk_a0# ar ap vss sdq_a34 sdq_a39 sclk_b5# sclk_a3# ap an sdq_a45 sdq_a40 sdq_a44 sdq_a35 vss sdq_b35 sdq_b34 sdq_b38 sclk_b5 rsvd vss an am sdm_a5 vss vss sdq_a41 sdq_b41 sdm_b5 vss sdq_b40 sdq_b45 vss rsvd am al sdq_a46 sdqs_a5 sdqs_a5# sdq_a 47 sdq_b43 sdq_b46 vss sdqs_b5 sdqs_b5# vss sdq_b47 rsvd al ak vss sdq_a42 sdq_a43 vcc_cl ak aj sdq_a52 sdq_a53 sdq_a48 vss sdq_b49 sdq_b 52 vss sdq_b53 sdq_b42 vss rsvd vcc_cl vcc_cl aj ah sdq_a49 vss ah ag sdqs_a6 sdqs_a6# sdm_a6 sdm_b6 sdq_b48 vss sdqs_b6# sdqs_b6 vss sdq_b54 rsvd vcc_cl vcc_cl ag af vss sdq_a55 sdq_a54 sdq_a50 sdq_b61 vss vss sdq_b50 sdq_b55 sdq_b51 rsvd vcc_cl vcc_cl af ae sdq_a60 sdq_a61 sdq_a51 ae ad sdq_a57 vss sdq_a56 vss sdm_b7 vss sdq_b56 vss sdq_b60 vss vcc_cl vcc_cl vcc_cl ad ac sdqs_a7 sdqs_a7# sdm_a7 sdq_a62 vss sdqs_b7# sdqs_b7 vss sdq_b62 sdq_b57 vcc_cl vcc_cl vcc_cl ac ab vss sdq_a63 sdq_a58 ab aa hbreq0# hrs1# sdq_a59 sm_ slewin1 vss ha35# sdq_b59 vss sdq_b58 sdq_b63 vcc_cl vcc_cl vcc_cl aa y hhitm# vss htrdy# ha34# ha33# vss ha32# vss ha29# vss vcc_cl_ pll vcc_cl vcc_cl y w hbnr# hdrdy# hads# w v vss ha30# hlock# vss ha31# vss ha22# ha28# vss ha27# vss rsvd vcc_cl v u hhit# hrs0# hdbsy# hrs2# vss ha17# ha24# vss hadstb1# ha25# hclkn rsvd rsvd u t hdefer# vss t r hd4 hd2# hd0# ha21# ha23# ha19# vss ha26# ha14# vss hclkp vss rsvd r p vss ha20# hd1# vss p n hd7 hd6# hd3# ha18# ha16# ha12# vss ha15# ha10# vss ha9# vss n m hdstbn0# vss hdinv0# hd5# ha11# vss ha13# vss hadstb0# vss hd34# m l hd10# hd8# hdstbp0# ha4# hreq2# ha6# ha7# hreq1# vss vss vss l k vss ha8# hd12# hd29# hd36# k j ha3# hd11# ha5# hd9# vss hreq4# vss hdinv1# vss hd32# j h hdstbn1# hd30# vss h g hreq3# vss hd13# hbpri# vss hd19# hdstbp1# hd25# vss hd37# g f hd15# hd14# hreq0# hd18# vss vss hd27# hd33# hd39# f e vss hd20# hd50# hd21# hd22# hd28# hdinv3# vss hd35# e d hd52# hd17# vss hdstbn3# hd57# hd54# hd59# hd63# vss d c vss hd16# hd53# hd23# hd56# hd49# hd60# hd48# hcpurst# vtt c b nc nc hd51# hd55# hd24# hdstbp3# vss hd61# hd31# hd58# vss vss vtt b a test2 nc vss vss hd26# vss hd62# vtt a 43 42 41 40 39 38 37 36 35 34 33 32 31 30
ballout and package information 324 datasheet figure 12-2. gmch ballout diagra m (top view middle? columns 29?15) 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 bc vss vccsm vss vccsm scke_a0 vccsm sma_b3 bc bb sodt_b2 vccsm scs_b0# vccsm sma_a1 vccsm sma_a8 sma_a11 sbs_a2 vccsm rsvd vccsm sma_b0 vccsm sma_b6 bb ba sodt_b0 swe_b# sma_a2 sma_a3 sma_a5 sma_a9 sma_a14 scke_a3 sbs_b1 sma_b2 sma_b5 ba ay sma_b13 scs_b2# sma_a4 sma_a6 sma_a7 scke_a2 scke_a1 sbs_b0 sma_b1 sma_b8 ay aw scas_b# sclk_b4# sras_b# vccsm sdq_b29 sma_a12 vccsm sma_b10 sdq_b23 sma_b4 aw av sclk_b4 vss vccsm sdq_b24 vss vss sdq_a31 vccsm vss sdq_b22 av au sclk_b3 sclk_b1 sdqs_ b3# vss sdq_b28 sdq_a26 vss sdqs_a3 # sdq_b18 sdq_b16 au at vss sclk_b1# sdq_b26 sdqs_b3 sdq_b25 sdq_a27 sdqs_a3 sdq_a24 sdq_b19 vss at ar sclk_b3# vss vss sdq_b30 vss vss vss sdq_a25 vss sdqs_b2# ar ap sclk_a3 sclk_a1 sdq_b27 vss sdm_b3 sm_ slewin0 sdq_a30 vss sdq_a28 sdqs_b2 ap an vss sclk_a1# sdq_b31 vss vss rsvd vss sdm_a3 sdq_a29 vss an am vss sclk_a4# sclk_a4 vss vss rsvd vss rstin# pwrok cl_ pwrok am al vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl al ak vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl ak aj vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl aj ah ah ag vcc_cl vcc_cl vcc_cl vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc ag af vcc_cl vcc_cl vcc vcc vcc vss vcc vss vcc vss vcc vcc vcc af ae vcc vcc vcc vss vcc vss vcc vss vcc vss vcc ae ad vcc_cl vcc vcc vss vcc vss vcc vss vcc vss vcc vcc vcc ad ac vcc_cl vcc vcc vcc vss vcc vss vcc vss vcc vss vcc vcc ac ab vcc vcc vss vcc vss vcc vss vcc vss vcc vcc ab aa vcc_cl vcc vcc vcc vss vcc vss vcc vss vcc vss vcc vcc aa y vcc_cl vcc vcc vss vcc vss vcc vss vcc vss vcc vcc vcc y w vcc vcc vcc vss vcc vss vcc vss vcc vcc vcc w v vcc_cl vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc v u vcc_cl vcc_cl vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc u t t r rsvd vtt vtt vtt vtt vss vcc vcc vcc vcc r p vtt vtt vtt vtt vtt vss vcc vss vss vcc p n vtt vss vtt vtt vtt vss nc rsvd rsvd rsvd n m vtt vss hd47# vtt vtt vss rsvd rsvd vss vss m l vss hd42# hd45# vtt vtt vss vss rsvd rsvd rsvd l k hd38# hd43# vss vtt vtt vss allztest vss rsvd exp_rxp1 k j hd40# vss hd46# vtt vtt vss bsel1 bsel2 exp_en exp_rxn1 j h vss hdstbn2 # hd44# vtt vtt vss vss rsvd vss vss h g hdinv2# hdstbp2# vtt vtt vtt vss bsel0 rsvd sdvo_ ctrldat a exp_rxn0 g f hd41# vss vtt vtt vtt vss xortest vss rsvd exp_rxp0 f e vtt vtt vtt vss vtt vss vss exp_slr sdvo_ ctrlclk vss e d vtt vtt vtt hscomp # hdvref hrcomp vss blue# green# vss vss vsync d c vtt vtt vss hscomp vcca_ hpll vcca_ dpllb vccd_ crt green red# vcca_ dac hsync c b vtt vtt vtt vss hswing haccvref vss vss vccdq_ crt blue vss red vcc3_3 vcca_da c vcca_ exppll b a vtt vss vcca_ mpll vcca_ dplla refset vss vcca_ex p a 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15
ballout and package information datasheet 325 figure 12-3. gmch ballout diagra m (top view right ? columns 14?0) 14 13 12 11 10 9 8 7 6 5 4 3 2 1 bc vccsm sbs_b2 vss sdq_a17 vss vss nc test1 bc bb sma_b9 sma_b11 vccsm scke_b2 sdq_a23 sdqs_a2 vss sdq_a20 sdq_a10 sdq_a15 sdqs_a1 rsvd nc bb ba sma_b7 sma_b12 scke_b3 sdq_a22 sdqs_a2# sdq_a21 sdq_a14 sdqs_a1# sdm_a1 vss ba ay sma_b14 scke_b0 sdq_a19 sdm_a2 sdq_a16 sdq_a11 vss sdq_a9 sdq_a8 ay a w sdm_b2 scke_b1 sdq_a18 sdm_b1 sdq_b3 sdq_b2 sdq_a13 sdq_a12 vss a w av sdq_b17 sdq_b14 vss vss vss sdqs_b0 sdq_a7 sdq_a2 sdq_a3 av au sdq_b20 sdq_b15 sdq_b9 sdq_b13 sdq_b7 vss sdqs_b0# sdqs_a0 vss sdq_a6 au at vss vss sdq_b8 at ar sdq_b11 sdqs_b1 sdq_b12 vss sdm_b0 vss sdq_a0 sdq_a1 sdqs_a0# sdm_a0 ar ap sdq_b10 sdqs_b1# sdq_a4 sdq_a5 vss ap an vss vss vss sdq_b6 sdq_b1 sdq_b0 sdq_b5 sdq_b4 vss srcomp1 srcomp0 an am sdq_b21 vss smrcompv oh vss smrcomp vol vss svref cl_vref vss vss vss am al vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl vcc_cl al ak vcc_cl vcc_cl vcc_cl vcc_cl ak aj vcc_cl vcc_cl vcc vcc vcc v cc vcc vcc vcc vcc vcc vcc vcc aj ah vcc vcc vcc ah ag vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc ag af vcc vcc vcc vcc vss vss vss vss vss vss vss vss vss af ae vcc_exp vcc_exp vcc_exp ae ad vcc cl_clk cl_data vcc_exp vcc_exp vcc_exp vcc_exp vcc_exp vcc_exp vcc_exp vcc_exp vcc_exp vcc_exp ad ac vcc vcc exp_ compi exp_ compo vss dmi_txn2 dmi_txp2 vss vcc vss vcc_exp vcc_exp vcc_exp ac ab dmi_rxp3 vss vss ab aa vcc vcc cl_rst# rsvd rsvd rsvd vss dmi_rxp 2 dmi_rxn2 vss dmi_rxn3 vcc dmi_txn3 aa y vcc vcc rsvd vcc vss dmi_rxn1 dmi_rxp1 vss vcc vss dmi_txn1 dmi_txp3 vss y w dmi_txp1 vss dmi_rxp0 w v vcc vcc vcc vss vcc vcc vss dmi_txp0 dmi_txn0 vss exp_txp15 vss dmi_rxn0 v u vcc vcc rsvd rsvd vcc vcc vss vss vcc vss exp_ txn15 vcc exp_txp14 u t exp_rxp1 4 exp_txn14 vss t r vcc rsvd rsvd vss exp_rxn1 3 exp_rxp13 vss exp_ rxn15 exp_rxp1 5 vss exp_ rxn14 vss exp_txp13 r p vcc exp_txp12 vss exp_txn13 p n vss vcc vcc vss vcc vcc vss vcc vss exp_ txn12 vcc exp_txp11 n m ddc_clk vss vss exp_rxn10 exp_rxp1 0 vss exp_ rxn12 exp_rxp1 2 exp_rxp1 1 exp_txn11 vss m l ddc_data vcc vss exp_rxp9 exp_rxn9 vss vcc vss exp_ rxn11 vss exp_txp10 l k vss vss exp_txn9 vss exp_txn10 k j ich_sync # exp_rxp3 exp_rxp4 vss vss vcc vss exp_txp9 vcc vcc j h vss exp_rxn3 exp_rxn4 h g vss vss vss vss vss exp_rxp8 exp_rxn8 exp_txn8 vcc vss g f rsvd exp_rxp2 vcc vcc exp_rxp5 exp_rxn6 exp_txp8 vss exp_txp7 f e vss exp_rxn2 vss vss exp_ rxn5 exp_rxp6 vss exp_txn7 vss e d drefclkn exp_txn0 exp_txp0 exp_txn2 exp_txp4 exp_txn4 vcc vss exp_rxn7 d c drefclkp vcc vss exp_txp2 vcc vss vss vss exp_rxp7 vss c b vss gclkn gclkp exp_txp1 vss exp_txp3 exp_txn 3 exp_txn5 exp_txp5 exp_txn6 exp_txp6 nc b a rsvd vss exp_txn1 vss vss vss a 14 13 12 11 10 9 8 7 6 5 4 3 2 1
ballout and package information 326 datasheet table 12-1. gmch ballout sorted by signal name signal name ball allztest k20 blue b20 blue# d20 bsel0 g20 bsel1 j20 bsel2 j18 cl_clk ad13 cl_data ad12 cl_pwrok am15 cl_rst# aa12 cl_vref am5 ddc_clk m13 ddc_data l13 dmi_rxn0 v1 dmi_rxn1 y9 dmi_rxn2 aa6 dmi_rxn3 aa4 dmi_rxp0 w2 dmi_rxp1 y8 dmi_rxp2 aa7 dmi_rxp3 ab3 dmi_txn0 v6 dmi_txn1 y4 dmi_txn2 ac9 dmi_txn3 aa2 dmi_txp0 v7 dmi_txp1 w4 dmi_txp2 ac8 dmi_txp3 y2 drefclkn d13 drefclkp c14 exp_compi ac12 exp_compo ac11 exp_en j17 exp_rxn0 g15 exp_rxn1 j15 exp_rxn2 e12 table 12-1. gmch ballout sorted by signal name signal name ball exp_rxn3 h12 exp_rxn4 h11 exp_rxn5 e7 exp_rxn6 f6 exp_rxn7 d2 exp_rxn8 g5 exp_rxn9 l8 exp_rxn10 m9 exp_rxn11 l4 exp_rxn12 m6 exp_rxn13 r10 exp_rxn14 r4 exp_rxn15 r7 exp_rxp0 f15 exp_rxp1 k15 exp_rxp2 f12 exp_rxp3 j12 exp_rxp4 j11 exp_rxp5 f7 exp_rxp6 e5 exp_rxp7 c2 exp_rxp8 g6 exp_rxp9 l9 exp_rxp10 m8 exp_rxp11 m4 exp_rxp12 m5 exp_rxp13 r9 exp_rxp14 t4 exp_rxp15 r6 exp_slr e18 exp_txn0 d12 exp_txn1 a10 exp_txn2 d9 exp_txn3 b7 exp_txn4 d6 exp_txn5 b6 exp_txn6 b4 table 12-1. gmch ballout sorted by signal name signal name ball exp_txn7 e2 exp_txn8 g4 exp_txn9 k3 exp_txn10 k1 exp_txn11 m2 exp_txn12 n4 exp_txn13 p1 exp_txn14 t2 exp_txn15 u4 exp_txp0 d11 exp_txp1 b11 exp_txp2 c10 exp_txp3 b9 exp_txp4 d7 exp_txp5 b5 exp_txp6 b3 exp_txp7 f2 exp_txp8 f4 exp_txp9 j4 exp_txp10 l2 exp_txp11 n2 exp_txp12 p3 exp_txp13 r2 exp_txp14 u2 exp_txp15 v3 gclkn b13 gclkp b12 green c19 green# d19 ha3# j42 ha4# l39 ha5# j40 ha6# l37 ha7# l36 ha8# k42 ha9# n32 ha10# n34
ballout and package information datasheet 327 table 12-1. gmch ballout sorted by signal name signal name ball ha11# m38 ha12# n37 ha13# m36 ha14# r34 ha15# n35 ha16# n38 ha17# u37 ha18# n39 ha19# r37 ha20# p42 ha21# r39 ha22# v36 ha23# r38 ha24# u36 ha25# u33 ha26# r35 ha27# v33 ha28# v35 ha29# y34 ha30# v42 ha31# v38 ha32# y36 ha33# y38 ha34# y39 ha35# aa37 haccvref b24 hads# w40 hadstb0# m34 hadstb1# u34 hbnr# w42 hbpri# g39 hbreq0# aa42 hclkn u32 hclkp r32 hcpurst# c31 hd0# r40 hd1# p41 hd2# r41 table 12-1. gmch ballout sorted by signal name signal name ball hd3# n40 hd4# r42 hd5# m39 hd6# n41 hd7# n42 hd8# l41 hd9# j39 hd10# l42 hd11# j41 hd12# k41 hd13# g40 hd14# f41 hd15# f42 hd16# c42 hd17# d41 hd18# f38 hd19# g37 hd20# e42 hd21# e39 hd22# e37 hd23# c39 hd24# b39 hd25# g33 hd26# a37 hd27# f33 hd28# e35 hd29# k32 hd30# h32 hd31# b34 hd32# j31 hd33# f32 hd34# m31 hd35# e31 hd36# k31 hd37# g31 hd38# k29 hd39# f31 hd40# j29 table 12-1. gmch ballout sorted by signal name signal name ball hd41# f29 hd42# l27 hd43# k27 hd44# h26 hd45# l26 hd46# j26 hd47# m26 hd48# c33 hd49# c35 hd50# e41 hd51# b41 hd52# d42 hd53# c40 hd54# d35 hd55# b40 hd56# c38 hd57# d37 hd58# b33 hd59# d33 hd60# c34 hd61# b35 hd62# a32 hd63# d32 hdbsy# u40 hdefer# t43 hdinv0# m40 hdinv1# j33 hdinv2# g29 hdinv3# e33 hdrdy# w41 hdstbn0# m43 hdstbn1# h33 hdstbn2# h27 hdstbn3# d38 hdstbp0# l40 hdstbp1# g35 hdstbp2# g27 hdstbp3# b38
ballout and package information 328 datasheet table 12-1. gmch ballout sorted by signal name signal name ball hdvref d24 hhit# u42 hhitm# y43 hlock# v41 hrcomp d23 hreq0# f40 hreq1# l35 hreq2# l38 hreq3# g43 hreq4# j37 hrs0# u41 hrs1# aa41 hrs2# u39 hscomp c25 hscomp# d25 hswing b25 hsync c15 htrdy# y40 ich_sync# j13 nc bc42 nc bc2 nc bb43 nc bb1 nc b43 nc b42 nc b2 nc n20 nc a42 pwrok am17 red b18 red# c18 refset a20 reserved aj32 reserved v31 reserved al31 reserved a14 reserved f13 reserved f17 table 12-1. gmch ballout sorted by signal name signal name ball reserved h18 reserved k17 reserved g18 reserved m18 reserved l18 reserved l15 reserved m20 reserved n15 reserved n18 reserved n17 reserved l17 reserved y12 reserved aa9 reserved aa10 reserved aa11 reserved r29 reserved r30 reserved u30 reserved u31 reserved r13 reserved r12 reserved u11 reserved u12 reserved aa39 reserved ap21 reserved aw4 2 reserved bb2 reserved af32 reserved ag32 reserved bb19 reserved am21 reserved am31 reserved an32 reserved an21 rstin# am18 sbs_a0 ba33 table 12-1. gmch ballout sorted by signal name signal name ball sbs_a1 aw3 2 sbs_a2 bb21 sbs_b0 ay19 sbs_b1 ba18 sbs_b2 bc12 scas_a# ay35 scas_b# aw2 9 scke_a0 bc20 scke_a1 ay20 scke_a2 ay21 scke_a3 ba19 scke_b0 ay12 scke_b1 aw1 2 scke_b2 bb11 scke_b3 ba11 sclk_a0 au31 sclk_a0# ar31 sclk_a1 ap27 sclk_a1# an27 sclk_a2 av33 sclk_a2# aw3 3 sclk_a3 ap29 sclk_a3# ap31 sclk_a4 am26 sclk_a4# am27 sclk_a5 at33 sclk_a5# au33 sclk_b0 av31 sclk_b0# aw3 1 sclk_b1 au27 sclk_b1# at27 sclk_b2 av32 sclk_b2# at32 sclk_b3 au29
ballout and package information datasheet 329 table 12-1. gmch ballout sorted by signal name signal name ball sclk_b3# ar29 sclk_b4 av29 sclk_b4# aw2 7 sclk_b5 an33 sclk_b5# ap32 scs_a0# aw3 5 scs_a1# ba35 scs_a2# ba34 scs_a3# bb38 scs_b0# bb27 scs_b1# bb30 scs_b2# ay27 scs_b3# ay31 sdm_a0 ar2 sdm_a1 ba2 sdm_a2 ay9 sdm_a3 an18 sdm_a4 au43 sdm_a5 am43 sdm_a6 ag40 sdm_a7 ac40 sdm_b0 ar7 sdm_b1 aw9 sdm_b2 aw1 3 sdm_b3 ap23 sdm_b4 au37 sdm_b5 am37 sdm_b6 ag39 sdm_b7 ad38 sdq_a0 ar5 sdq_a1 ar4 sdq_a02 av3 sdq_a03 av2 sdq_a04 ap3 sdq_a05 ap2 sdq_a06 au1 table 12-1. gmch ballout sorted by signal name signal name ball sdq_a07 av4 sdq_a08 ay2 sdq_a09 ay3 sdq_a10 bb5 sdq_a11 ay6 sdq_a12 aw2 sdq_a13 aw3 sdq_a14 ba5 sdq_a15 bb4 sdq_a16 ay7 sdq_a17 bc7 sdq_a18 aw1 1 sdq_a19 ay11 sdq_a20 bb6 sdq_a21 ba6 sdq_a22 ba10 sdq_a23 bb10 sdq_a24 at18 sdq_a25 ar18 sdq_a26 au21 sdq_a27 at21 sdq_a28 ap17 sdq_a29 an17 sdq_a30 ap20 sdq_a31 av20 sdq_a32 av42 sdq_a33 au40 sdq_a34 ap42 sdq_a35 an39 sdq_a36 av40 sdq_a37 av41 sdq_a38 ar42 sdq_a39 ap41 sdq_a40 an41 sdq_a41 am39 sdq_a42 ak42 sdq_a43 ak41 table 12-1. gmch ballout sorted by signal name signal name ball sdq_a44 an40 sdq_a45 an42 sdq_a46 al42 sdq_a47 al39 sdq_a48 aj40 sdq_a49 ah43 sdq_a50 af39 sdq_a51 ae40 sdq_a52 aj42 sdq_a53 aj41 sdq_a54 af41 sdq_a55 af42 sdq_a56 ad40 sdq_a57 ad43 sdq_a58 ab41 sdq_a59 aa40 sdq_a60 ae42 sdq_a61 ae41 sdq_a62 ac39 sdq_a63 ab42 sdq_b0 an7 sdq_b1 an8 sdq_b2 aw5 sdq_b3 aw7 sdq_b4 an5 sdq_b5 an6 sdq_b6 an9 sdq_b7 au7 sdq_b8 at11 sdq_b9 au11 sdq_b10 ap13 sdq_b11 ar13 sdq_b12 ar11 sdq_b13 au9 sdq_b14 av12 sdq_b15 au12 sdq_b16 au15 sdq_b17 av13
ballout and package information 330 datasheet table 12-1. gmch ballout sorted by signal name signal name ball sdq_b18 au17 sdq_b19 at17 sdq_b20 au13 sdq_b21 am13 sdq_b22 av15 sdq_b23 aw1 7 sdq_b24 av24 sdq_b25 at23 sdq_b26 at26 sdq_b27 ap26 sdq_b28 au23 sdq_b29 aw2 3 sdq_b30 ar24 sdq_b31 an26 sdq_b32 aw3 7 sdq_b33 av38 sdq_b34 an36 sdq_b35 an37 sdq_b36 au35 sdq_b37 ar35 sdq_b38 an35 sdq_b39 ar37 sdq_b40 am35 sdq_b41 am38 sdq_b42 aj34 sdq_b43 al38 sdq_b44 ar39 sdq_b45 am34 sdq_b46 al37 sdq_b47 al32 sdq_b48 ag38 sdq_b49 aj38 sdq_b50 af35 sdq_b51 af33 sdq_b52 aj37 sdq_b53 aj35 table 12-1. gmch ballout sorted by signal name signal name ball sdq_b54 ag33 sdq_b55 af34 sdq_b56 ad36 sdq_b57 ac33 sdq_b58 aa34 sdq_b59 aa36 sdq_b60 ad34 sdq_b61 af38 sdq_b62 ac34 sdq_b63 aa33 sdqs_a0 au4 sdqs_a0# ar3 sdqs_a1 bb3 sdqs_a1# ba4 sdqs_a2 bb9 sdqs_a2# ba9 sdqs_a3 at20 sdqs_a3# au18 sdqs_a4 ar41 sdqs_a4# ar40 sdqs_a5 al41 sdqs_a5# al40 sdqs_a6 ag42 sdqs_a6# ag41 sdqs_a7 ac42 sdqs_a7# ac41 sdqs_b0 av6 sdqs_b0# au5 sdqs_b1 ar12 sdqs_b1# ap12 sdqs_b2 ap15 sdqs_b2# ar15 sdqs_b3 at24 sdqs_b3# au26 sdqs_b4 aw3 9 sdqs_b4# au39 sdqs_b5 al35 table 12-1. gmch ballout sorted by signal name signal name ball sdqs_b5# al34 sdqs_b6 ag35 sdqs_b6# ag36 sdqs_b7 ac36 sdqs_b7# ac37 sdvo_ctrlclk e17 sdvo_ctrldat a g17 sma_a0 ba31 sma_a1 bb25 sma_a2 ba26 sma_a3 ba25 sma_a4 ay25 sma_a5 ba23 sma_a6 ay24 sma_a7 ay23 sma_a8 bb23 sma_a9 ba22 sma_a10 ay33 sma_a11 bb22 sma_a12 aw2 1 sma_a13 ay38 sma_a14 ba21 sma_b0 bb17 sma_b1 ay17 sma_b2 ba17 sma_b3 bc16 sma_b4 aw1 5 sma_b5 ba15 sma_b6 bb15 sma_b7 ba14 sma_b8 ay15 sma_b9 bb14 sma_b10 aw1 8 sma_b11 bb13 sma_b12 ba13
ballout and package information datasheet 331 table 12-1. gmch ballout sorted by signal name signal name ball sma_b13 ay29 sma_b14 ay13 smrcompvoh am10 smrcompvol am8 sodt_a0 ay37 sodt_a1 ba38 sodt_a2 bb35 sodt_a3 ba39 sodt_b0 ba29 sodt_b1 ba30 sodt_b2 bb29 sodt_b3 bb31 sras_a# bb33 sras_b# aw2 6 srcomp0 an2 srcomp1 an3 srcomp2 bb40 srcomp3 ba40 svref am6 swe_a# bb34 swe_b# ba27 test0 bc43 test1 bc1 test2 a43 vcc p20 vcc y11 vcc ag25 vcc ag24 vcc ag23 vcc ag22 vcc ag21 vcc ag20 vcc ag19 vcc ag18 vcc ag17 vcc ag15 vcc ag14 table 12-1. gmch ballout sorted by signal name signal name ball vcc af26 vcc af25 vcc af24 vcc af22 vcc af20 vcc af18 vcc af17 vcc af15 vcc af14 vcc ae27 vcc ae26 vcc ae25 vcc ae23 vcc ae21 vcc ae19 vcc ae17 vcc ad27 vcc ad26 vcc ad18 vcc ad17 vcc ad15 vcc ad14 vcc ac27 vcc ac26 vcc ac17 vcc ac15 vcc ac14 vcc ab27 vcc ab26 vcc ab18 vcc ab17 vcc aa27 vcc aa26 vcc aa17 vcc aa15 vcc aa14 vcc y27 vcc y26 table 12-1. gmch ballout sorted by signal name signal name ball vcc y18 vcc y17 vcc y15 vcc y14 vcc w27 vcc w26 vcc w25 vcc w23 vcc w21 vcc w19 vcc w18 vcc w17 vcc v27 vcc v26 vcc v25 vcc v24 vcc v23 vcc v22 vcc v21 vcc v20 vcc v19 vcc v18 vcc v17 vcc v15 vcc v14 vcc u26 vcc u25 vcc u24 vcc u23 vcc u22 vcc u21 vcc u20 vcc u19 vcc u18 vcc u17 vcc u15 vcc u14 vcc r20
ballout and package information 332 datasheet table 12-1. gmch ballout sorted by signal name signal name ball vcc r18 vcc r17 vcc r15 vcc r14 vcc p15 vcc p14 vcc aj12 vcc aj11 vcc aj10 vcc aj9 vcc aj8 vcc aj7 vcc aj6 vcc aj5 vcc aj4 vcc aj3 vcc aj2 vcc ah4 vcc ah2 vcc ah1 vcc ag13 vcc ag12 vcc ag11 vcc ag10 vcc ag9 vcc ag8 vcc ag7 vcc ag6 vcc ag5 vcc ag4 vcc ag3 vcc ag2 vcc af13 vcc af12 vcc af11 vcc ad24 vcc ad22 vcc ad20 table 12-1. gmch ballout sorted by signal name signal name ball vcc ac25 vcc ac23 vcc ac21 vcc ac19 vcc ac13 vcc ac6 vcc ab24 vcc ab22 vcc ab20 vcc aa25 vcc aa23 vcc aa21 vcc aa19 vcc aa13 vcc aa3 vcc y24 vcc y22 vcc y20 vcc y13 vcc y6 vcc v13 vcc v12 vcc v10 vcc v9 vcc u13 vcc u10 vcc u9 vcc u6 vcc u3 vcc n12 vcc n11 vcc n9 vcc n8 vcc n6 vcc n3 vcc l6 vcc j6 vcc j3 table 12-1. gmch ballout sorted by signal name signal name ball vcc j2 vcc g2 vcc f11 vcc f9 vcc d4 vcc c13 vcc c9 vcc l12 vcc_cl aj26 vcc_cl aj24 vcc_cl aj23 vcc_cl aj21 vcc_cl aj20 vcc_cl aj18 vcc_cl aj17 vcc_cl aj15 vcc_cl aj14 vcc_cl aa30 vcc_cl aa29 vcc_cl y30 vcc_cl y29 vcc_cl v30 vcc_cl v29 vcc_cl u29 vcc_cl u27 vcc_cl al12 vcc_cl al11 vcc_cl al10 vcc_cl al9 vcc_cl al8 vcc_cl al7 vcc_cl al6 vcc_cl al5 vcc_cl al4 vcc_cl al3 vcc_cl al2 vcc_cl ak26 vcc_cl ak24
ballout and package information datasheet 333 table 12-1. gmch ballout sorted by signal name signal name ball vcc_cl ak23 vcc_cl ak21 vcc_cl ak20 vcc_cl ak18 vcc_cl ak17 vcc_cl ak15 vcc_cl ak3 vcc_cl ak2 vcc_cl ak1 vcc_cl aj13 vcc_cl ad31 vcc_cl ac31 vcc_cl aa31 vcc_cl y31 vcc_cl aj30 vcc_cl aj29 vcc_cl aj27 vcc_cl ag30 vcc_cl ag29 vcc_cl ag27 vcc_cl ag26 vcc_cl af30 vcc_cl af29 vcc_cl af27 vcc_cl ad30 vcc_cl ad29 vcc_cl ac30 vcc_cl ac29 vcc_cl al26 vcc_cl al24 vcc_cl al23 vcc_cl al21 vcc_cl al20 vcc_cl al18 vcc_cl al17 vcc_cl al15 vcc_cl ak30 vcc_cl ak29 table 12-1. gmch ballout sorted by signal name signal name ball vcc_cl ak27 vcc_cl aj31 vcc_cl ag31 vcc_cl af31 vcc_cl ad32 vcc_cl ac32 vcc_cl aa32 vcc_cl al29 vcc_cl al27 vcc_cl al13 vcc_cl ak14 vcc_cl_pll y32 vcc_exp ad11 vcc_exp ad10 vcc_exp ad9 vcc_exp ad8 vcc_exp ad7 vcc_exp ad6 vcc_exp ad5 vcc_exp ad4 vcc_exp ad2 vcc_exp ad1 vcc_exp ac4 vcc_exp ac3 vcc_exp ac2 vcc_exp ae4 vcc_exp ae3 vcc_exp ae2 vcc_smclk bb42 vcc_smclk ba43 vcc_smclk bb41 vcc_smclk ba42 vcc_smclk ay42 vcc3_3 b17 vcca_dac c17 vcca_dac b16 vcca_dplla a22 vcca_dpllb c22 table 12-1. gmch ballout sorted by signal name signal name ball vcca_exp a16 vcca_exppll b15 vcca_hpll c23 vcca_mpll a24 vccd_crt c21 vccdq_crt b21 vccsm bc39 vccsm bc34 vccsm bc30 vccsm bc26 vccsm bc22 vccsm bc18 vccsm bc14 vccsm bb39 vccsm bb37 vccsm bb32 vccsm bb28 vccsm bb26 vccsm bb24 vccsm bb20 vccsm bb18 vccsm bb16 vccsm bb12 vccsm ay32 vccsm aw2 4 vccsm aw2 0 vccsm av26 vccsm av18 vss d16 vss bc41 vss bc3 vss ba1 vss ay40 vss af23 vss af21 vss af19
ballout and package information 334 datasheet table 12-1. gmch ballout sorted by signal name signal name ball vss ae24 vss ae22 vss ae20 vss ae18 vss ac18 vss aa18 vss w24 vss w22 vss w20 vss r21 vss e1 vss c43 vss c1 vss a41 vss a5 vss a3 vss bc37 vss bc32 vss bc28 vss bc24 vss bc10 vss bc5 vss bb7 vss ay41 vss ay4 vss aw4 3 vss aw4 1 vss aw1 vss av37 vss av35 vss av27 vss av23 vss av21 vss av17 vss av11 vss av9 table 12-1. gmch ballout sorted by signal name signal name ball vss av7 vss au42 vss au38 vss au32 vss au24 vss au20 vss au6 vss au2 vss at31 vss at29 vss at15 vss at13 vss at12 vss ar38 vss ar33 vss ar32 vss ar27 vss ar26 vss ar23 vss ar21 vss ar20 vss ar17 vss ar9 vss ar6 vss ap43 vss ap24 vss ap18 vss ap1 vss an38 vss an31 vss an29 vss an24 vss an23 vss an20 vss an15 vss an13 vss an12 vss an11 table 12-1. gmch ballout sorted by signal name signal name ball vss an4 vss am42 vss am40 vss am36 vss am33 vss am29 vss am24 vss am23 vss am20 vss am11 vss am9 vss am7 vss am4 vss am2 vss am1 vss al36 vss al33 vss ak43 vss aj39 vss aj36 vss aj33 vss ah42 vss ag37 vss ag34 vss af43 vss af37 vss af36 vss af10 vss af9 vss af8 vss af7 vss af6 vss af5 vss af3 vss af2 vss af1 vss ad42 vss ad39
ballout and package information datasheet 335 table 12-1. gmch ballout sorted by signal name signal name ball vss ad37 vss ad35 vss ad33 vss ad25 vss ad23 vss ad21 vss ad19 vss ac38 vss ac35 vss ac24 vss ac22 vss ac20 vss ac10 vss ac7 vss ac5 vss ab43 vss ab25 vss ab23 vss ab21 vss ab19 vss ab2 vss ab1 vss aa38 vss aa35 vss aa24 vss aa22 vss aa20 vss aa8 vss aa5 vss y42 vss y37 vss y35 vss y33 vss y25 vss y23 vss y21 vss y19 vss y10 table 12-1. gmch ballout sorted by signal name signal name ball vss y7 vss y5 vss y1 vss w3 vss v43 vss v39 vss v37 vss v34 vss v32 vss v11 vss v8 vss v5 vss v2 vss u38 vss u35 vss u8 vss u7 vss u5 vss t42 vss t1 vss r36 vss r33 vss r31 vss r11 vss r8 vss r5 vss r3 vss p43 vss p30 vss p21 vss p18 vss p17 vss p2 vss n36 vss n33 vss n31 vss n27 vss n21 table 12-1. gmch ballout sorted by signal name signal name ball vss n13 vss n10 vss n7 vss n5 vss m42 vss m37 vss m35 vss m33 vss m27 vss m21 vss m17 vss m15 vss m10 vss m7 vss m1 vss l33 vss l32 vss l31 vss l29 vss l21 vss l20 vss l11 vss l7 vss l5 vss l3 vss k43 vss k26 vss k21 vss k18 vss k13 vss k12 vss k2 vss j38 vss j35 vss j32 vss j27 vss j21 vss j9
ballout and package information 336 datasheet table 12-1. gmch ballout sorted by signal name signal name ball vss j7 vss j5 vss h31 vss h29 vss h21 vss h20 vss h17 vss h15 vss h13 vss g42 vss g38 vss g32 vss g21 vss g13 vss g12 vss g11 vss g9 vss g7 vss g1 vss f37 vss f35 vss f27 vss f21 vss f18 vss f3 vss e43 vss e32 vss e24 vss e21 vss e20 vss e15 vss e13 vss e11 vss e9 vss e3 vss d40 vss d31 table 12-1. gmch ballout sorted by signal name signal name ball vss d21 vss d17 vss d3 vss c26 vss c11 vss c6 vss c5 vss c4 vss b37 vss b32 vss b31 vss b26 vss b23 vss b22 vss b19 vss b14 vss b10 vss a39 vss a34 vss a26 vss a18 vss a12 vss a7 vss m11 vsync d15 vtt r27 vtt r26 vtt r24 vtt r23 vtt p29 vtt p27 vtt p26 vtt p24 vtt p23 vtt n29 vtt n26 vtt n24 table 12-1. gmch ballout sorted by signal name signal name ball vtt n23 vtt m29 vtt m24 vtt m23 vtt l24 vtt l23 vtt k24 vtt k23 vtt j24 vtt j23 vtt h24 vtt h23 vtt g26 vtt g24 vtt g23 vtt f26 vtt f24 vtt f23 vtt e29 vtt e27 vtt e26 vtt e23 vtt d29 vtt d28 vtt d27 vtt c30 vtt c29 vtt c27 vtt b30 vtt b29 vtt b28 vtt b27 vtt a30 vtt a28 xortest f20
document number: 317607-001 12.2 package the gmch package measures 34 mm 34 mm. the 1226 balls are located in a non- grid pattern. figure 12-4 shows the gmch package dimensions. refer to the intel ? g35 express chipset thermal and mechanical design guidelines for further information.
ballout and package information 338 datasheet figure 12-4. gmch package drawing
testability datasheet 339 13 testability in the gmch, testability for automated test equipment (ate) board level testing has been implemented as an xor chain. an xor-tree is a chain of xor gates each with one input pin connected to it which allows for pad to ball to trace connection testing. the xor testing methodology is to boot the part using straps to enter xor mode (a description of the boot process follows). once in xor mode, all of the pins of an xor chain are driven to logic 1. this action will force the output of that xor chain to either a 1 if the number of the pins making up the chain is even and a 0 if the number of the pins making up the chain is odd. once a valid output is detected on the xor chain output, a walking 0 pattern is moved from one end of the chain to the other. every time the walking 0 is applied to a pin on the chain, the output will toggle. if the output does not toggle, there is a disconnect somewhere between die, package, and boar d and the system can be considered a failure.
testability 340 datasheet 13.1 xor test mode initialization figure 13-1. xor test mode initialization cycles the above figure shows the wave forms to be able to boot the part into xor mode. the straps that need to be controlled during this boot process are bsel[2:0], sdvo_ctrldata, exp_em, exp_slr, and xortest. on g35 platforms, all strap values must be driven before pwrok asserts. bsel0 must be a 1. bsel[2:1] need to be defined values, but logic value in any order will do. xortest must be driven to 0. if sdvo is present in the design, sdvo_ctrldata must be pulled to logic 1. depending on if static lane reversal is used and if the sdvo/pcie coexistence is selected, exp_slr and exp_en must be pulled in a valid manner. because of the different functionalities of th e sdvo/pcie interface, not all of the pins will be used in all implementations. due to the need to minimize test points and unnecessary routing, the xor chain 14 is dynamic depending on the values of sdvo_ctrldata, exp_slr, and exp_en. please see the below table for what parts of xor chain 14 become valid xor inputs depending on the use of sdvo_ctrldata, exp_slr, and exp_en.
testability datasheet 341 table 137-1. xor chain 14 functionality sdvo_ctrldata exp_en exp_slr xor chain 14 0 1 0 exp_rxp[15:0] exp_rxn[15:0] exp_txp[15:0] exp_txn[15:0] 0 1 1 exp_rxp[15:0] exp_rxn[15:0] exp_txp[15:0] exp_txn[15:0] 1 0 0 exp_rxp[15:8] exp_rxn[15:8] exp_txp[15:8] exp_txn[15:8] 1 0 1 exp_rxp[7:0] exp_rxn[7:0] exp_txp[7:0] exp_txn[7:0] 1 1 0 exp_rxp[15:0] exp_rxn[15:0] exp_txp[15:0] exp_txn[15:0] 1 1 1 exp_rxp[15:0] exp_rxn[15:0] exp_txp[15:0] exp_txn[15:0]
testability 342 datasheet 13.2 xor chain definition the gmch chipset has 15 xor chains. the xor chain outputs are driven out on the following output pins. during fullwidth testing, xor chain outputs will be visible on both pins. table 13-1. xor chain outputs xor chain output pins coordinate location xor_out0 allztest k20 xor_out1 xortest f20 xor_out2 ich_sync# j13 xor_out3 rsv f17 xor_out4 rsv aa9 xor_out5 rsv aa10 xor_out6 bsel1 j20 xor_out7 bsel2 j18 xor_out8 rsv aa11 xor_out9 rsv y12 xor_out10 exp_slr e18 xor_out11 exp_en j17 xor_out12 mtype g18 xor_out13 rsv k17 xor_out14 bsel0 g20
testability datasheet 343 13.3 xor chains table 13-2 through table table 13-7 show the xor chains. section 0 table 13-17 has a pin exclusion list. table 13-2. xor chain 0 pin count ball # signal name 1 c35 hd49 2 d42 hd52 3 b35 hd61 4 b33 hd58 5 d37 hd57 6 a32 hd62 7 c33 hd48 8 d32 hd63 9 b40 hd55 10 d35 hd54 11 c38 hd56 12 c34 hd60 13 b41 hd51 14 e41 hd50 15 d33 hd59 16 c40 hd53 17 b34 hd31 18 c42 hd16 19 e39 hd21 20 e35 hd28 21 d41 hd17 22 c39 hd23 23 f33 hd27 24 e37 hd22 25 g33 hd25 26 f38 hd18 27 b39 hd24 28 g37 hd19 29 k32 hd29 30 h32 hd30 31 e42 hd20 32 a37 hd26 33 l27 hd42 table 13-2. xor chain 0 pin count ball # signal name 34 f31 hd39 35 f29 hd41 36 j26 hd46 37 e31 hd35 38 h26 hd44 39 k27 hd43 40 j31 hd32 41 f32 hd33 42 l26 hd45 43 j29 hd40 44 k31 hd36 45 m31 hd34 46 k29 hd38 47 g31 hd37 48 m26 hd47 49 j41 hd11 50 f42 hd15 51 g40 hd13 52 l42 hd10 53 f41 hd14 54 n42 hd7 55 k41 hd12 56 n41 hd6 57 j39 hd9 58 m39 hd5 59 n40 hd3 60 l41 hd8 61 p41 hd1 62 r40 hd0 63 r41 hd2 64 r42 hd4
testability 344 datasheet table 13-3. xor chain 1 pin count ball # signal name 1 g43 hreq4# 2 f40 hreq0# 3 j42 ha3# 4 l36 ha7# 5 l37 ha6# 6 l35 hreq1# 7 n32 ha9# 8 n35 ha15# 9 m36 ha13# 10 j40 ha5# 11 m34 hadstb0# 12 m38 ha11# 13 n37 ha12# 14 g43 hreq3# 15 k42 ha8# 16 n38 ha16# 17 l39 ha4# 18 l38 hreq2# 19 n34 ha10# 20 r34 ha14# 21 r39 ha21# 22 n39 ha18# 23 v38 ha31# 24 y36 ha32# 25 r42 ha20# 26 v35 ha28# 27 r38 ha23# 28 u33 ha25# 29 r37 ha19# 30 r35 ha26# 31 u34 hadstb1# 32 y38 ha33# 33 v42 ha30# 34 u36 ha24# 35 v36 ha22# 36 u37 ha17# 37 aa37 ha35# table 13-3. xor chain 1 38 y39 ha34# 39 v33 ha27# 40 y34 ha29# table 13-4. xor chain 2 pin count ball # signal name 1 h33 hdstbn1# 2 g35 hdstbp1# 3 aa41 hrs1# 4 u42 hhit# 5 y40 htrdy# 6 y43 hhitm# 7 h27 hdstbn2# 8 g27 hdstbp2# 9 m43 hdstbn0# 10 l40 hdstbp0# 11 w42 hbnr# 12 g39 hbpri# 13 v41 hlock# 14 c31 hcpurst# table 13-5. xor chain 3 pin count ball # signal name 1 d38 hdstbn3# 2 b38 hdstbp3# 3 e33 hdinv3# 4 j33 hdinv1# 5 t43 hdefer# 6 u41 hrs0# 7 w41 hdrdy# 8 u40 hdbsy# 9 u39 hrs2# 10 g29 hdinv2# 11 m40 hdinv0# 12 w40 hads# 13 f40 hbreq0#
testability datasheet 345 table 13-6. xor chain 4 pin count ball # signal name 1 ba38 sodt_a1 2 ba35 scs_a1# 3 ay37 sodt_a0 4 aw35 scs_a0# 5 ba31 sma_a0 6 ay33 sma_a10 7 ay25 sma_a4 8 bb25 sma_a1 9 ba26 sma_a2 10 ba25 sma_a3 11 av33 sclk_a2 12 aw33 sclk_a2# 13 au31 sclk_a0 14 ar31 sclk_a0# 15 an27 sclk_a1# 16 ap27 sclk_a1 17 ba23 sma_a5 18 ba22 sma_a9 19 bb23 sma_a8 20 ay24 sma_a6 21 bc20 scke_a0 22 ay23 sma_a7 23 ay20 scke_a1 24 au18 sdqs_a3# 25 an18 sdm_a3 26 ba9 sdqs_a2# 27 ay9 sdm_a2 28 ba4 sdqs_a1# 29 ba2 sdm_a1 30 ar3 sdqs_a0# 31 ar2 sdm_a0 table 13-7. xor chain 5 pin count ball # signal name 1 ac41 sdqs_a7# 2 ac40 sdm_a7 3 ag41 sdqs_a6# 4 ag40 sdm_a6 5 al40 sdqs_a5# 6 am43 sdm_a5 7 ar40 sdqs_a4# 8 au43 sdm_a4 9 ay38 sma_a13 10 ay35 scas_a# 11 bb33 sras_a# 12 ba33 sbs_a0 13 bb34 swe_a# 14 aw32 sbs_a1 15 bb22 sma_a11 16 ba21 sma_a14 17 bb21 sbs_a2 18 aw21 sma_a12 19 ad12 cl_data 20 ad13 cl_clk table 13-8. xor chain 6 pin count ball # signal name 1 ac42 sdqs_a7 2 ad43 sdq_a57 3 ab42 sdq_a63 4 ae41 sdq_a61 5 ae42 sdq_a60 6 ad40 sdq_a56 7 ac39 sdq_a62 8 ab41 sdq_a58 9 aa40 sdq_a59 10 ag42 sdqs_a6 11 af41 sdq_a54 12 ae40 sdq_a51
testability 346 datasheet table 13-8. xor chain 6 pin count ball # signal name 13 aj42 sdq_a52 14 aj41 sdq_a53 15 af39 sdq_a50 16 aj40 sdq_a48 17 af42 sdq_a55 18 ah43 sdq_a49 19 al41 sdqs_a5 20 an40 sdq_a44 21 ak41 sdq_a43 22 am39 sdq_a41 23 al39 sdq_a47 24 an41 sdq_a40 25 al42 sdq_a46 26 an42 sdq_a45 27 ak42 sdq_a42 28 ar41 sdqs_a4 29 av42 sdq_a32 30 ap42 sdq_a34 31 ar42 sdq_a38 32 av41 sdq_a37 33 au40 sdq_a33 34 an39 sdq_a35 35 ap41 sdq_a39 36 av40 sdq_a36 37 at20 sdqs_a3 38 av20 sdq_a31 39 au21 sdq_a26 40 at18 sdq_a24 41 ar18 sdq_a25 42 at21 sdq_a27 43 an17 sdq_a29 44 ap20 sdq_a30 45 ap17 sdq_a28 46 bb9 sdqs_a2 47 ay11 sdq_a19 48 ba10 sdq_a22 49 bc7 sdq_a17 table 13-8. xor chain 6 pin count ball # signal name 50 bb10 sdq_a23 51 aw11 sdq_a18 52 ba6 sdq_a21 53 bb6 sdq_a20 54 ay7 sdq_a16 55 bb3 sdqs_a1 56 ba5 sdq_a14 57 aw2 sdq_a12 58 bb5 sdq_a10 59 bb4 sdq_a15 60 ay6 sdq_a11 61 ay3 sdq_a9 62 ay2 sdq_a8 63 aw3 sdq_a13 64 au4 sdqs_a0 65 av4 sdq_a7 66 ap2 sdq_a5 67 ap3 sdq_a4 68 ar4 sdq_a1 69 ar5 sdq_a0 70 au1 sdq_a6 71 av2 sdq_a3 72 av3 sdq_a2
testability datasheet 347 table 13-9. xor chain 7 pin count ball # signal name 1 ba39 sodt_a3 2 bb38 scs_a3# 3 bb35 sodt_a2 4 ba34 scs_a2# 5 ap29 sclk_a3 6 ap31 sclk_a3# 7 au33 sclk_a5# 8 at33 sclk_a5 9 am26 sclk_a4 10 am27 sclk_a4# 11 ay21 scke_a2 12 ba19 scke_a3 table 13-10. xor chain 8 pin count ball # signal name 1 bb30 scs_b1# 2 ba30 sodt_b1 3 ba29 sodt_b0 4 bb27 scs_b0# 5 av32 sclk_b2 6 at32 sclk_b2# 7 av31 sclk_b0 8 aw31 sclk_b0# 9 au27 sclk_b1 10 at27 sclk_b1# 11 aw18 sma_b10 12 bb17 sma_b0 13 au26 sdqs_b3# 14 ap23 sdm_b3 15 bc16 sma_b3 16 ba15 sma_b5 17 ay17 sma_b1 18 ba17 sma_b2 19 aw15 sma_b4 20 bb14 sma_b9 table 13-10. xor chain 8 pin count ball # signal name 21 ay15 sma_b8 22 bb15 sma_b6 23 ba14 sma_b7 24 aw12 scke_b1 25 ay12 scke_b0 26 ar15 sdqs_b2# 27 aw13 sdm_b2 28 ap12 sdqs_b1# 29 aw9 sdm_b1 30 au5 sdqs_b0# 31 ar7 sdm_b0 table 13-11. xor chain 9 pin count ball # signal name 1 ac37 sdqs_b7# 2 ad38 sdm_b7 3 ag36 sdqs_b6# 4 ag39 sdm_b6 5 al34 sdqs_b5# 6 am37 sdm_b5 7 au39 sdqs_b4# 8 au37 sdm_b4 9 ay29 sma_b13 10 aw29 scas_b# 11 ba27 swe_b# 12 aw26 sras_b# 13 ba18 sbs_b1 14 ay19 sbs_b0 15 bb13 sma_b11 16 bc12 sbs_b2 17 ba13 sma_b12 18 ay13 sma_b14
testability 348 datasheet table 13-12. xor chain 10 pin count ball # signal name 1 ac36 sdqs_b7 2 af38 sdq_b61 3 ad36 sdq_b56 4 aa36 sdq_b59 5 aa33 sdq_b63 6 ad34 sdq_b60 7 ac34 sdq_b62 8 ac33 sdq_b57 9 aa34 sdq_b58 10 ag35 sdqs_b6 11 aj37 sdq_b52 12 aj38 sdq_b49 13 ag38 sdq_b48 14 af34 sdq_b55 15 af33 sdq_b51 16 ag33 sdq_b54 17 af35 sdq_b50 18 aj35 sdq_b53 19 al35 sdqs_b5 20 al38 sdq_b43 21 al32 sdq_b47 22 ar39 sdq_b44 23 aj34 sdq_b42 24 am38 sdq_b41 25 am35 sdq_b40 26 al37 sdq_b46 27 am34 sdq_b45 28 aw39 sdqs_b4 29 an37 sdq_b35 30 ar37 sdq_b39 31 aw37 sdq_b32 32 an36 sdq_b34 33 av38 sdq_b33 34 ar35 sdq_b37 35 an35 sdq_b38 36 au35 sdq_b36 37 at24 sdqs_b3 table 13-12. xor chain 10 pin count ball # signal name 38 ap26 sdq_b27 39 aw23 sdq_b29 40 ar24 sdq_b30 41 av24 sdq_b24 42 at23 sdq_b25 43 at26 sdq_b26 44 an26 sdq_b31 45 au23 sdq_b28 46 ap15 sdqs_b2 47 au17 sdq_b18 48 aw17 sdq_b23 49 av15 sdq_b22 50 at17 sdq_b19 51 au15 sdq_b16 52 am13 sdq_b21 53 av13 sdq_b17 54 au13 sdq_b20 55 ar12 sdqs_b1 56 ap13 sdq_b10 57 au12 sdq_b15 58 av12 sdq_b14 59 ar13 sdq_b11 60 au11 sdq_b9 61 at11 sdq_b8 62 au9 sdq_b13 63 ar11 sdq_b12 64 av6 sdqs_b0 65 an6 sdq_b5 66 an8 sdq_b1 67 au7 sdq_b7 68 an9 sdq_b6 69 an7 sdq_b0 70 aw5 sdq_b2 71 aw7 sdq_b3 72 an5 sdq_b4
testability datasheet 349 table 13-13. xor chain 11 pin count ball # signal name 1 ay31 scs_b3# 2 bb31 sodt_b3 3 ay27 scs_b2# 4 bb29 sodt_b2 5 av29 sclk_b4 6 ap32 sclk_b5# 7 an33 sclk_b5 8 aw27 sclk_b4# 9 ar29 sclk_b3# 10 zu29 sclk_b3 11 ba11 scke_b3 12 bb11 scke_b2 table 13-14. xor chain 12 pin count ball # signal name 1 g17 sdvo_ctrldata 2 e17 sdvo_ctrlclk 3 l13 ddc_data 4 m13 ddc_clk table 13-15. xor chain 13 pin count ball # signal name 1 aa2 dmi_txn3 2 y2 dmi_txp3 3 aa4 dmi_rxn3 4 ab3 dmi_rxp3 5 ac9 dmi_txn2 6 ac8 dmi_txp2 7 aa6 dmi_rxn2 8 aa7 dmi_rxp2 9 y4 dmi_txn1 10 w4 dmi_txp1 11 y9 dmi_rxn1 12 y8 dmi_rxp1 table 13-15. xor chain 13 pin count ball # signal name 13 v6 dmi_txn0 14 v7 dmi_txp0 15 v1 dmi_rxn0 16 w2 dmi_rxp0 table 13-16. xor chain 14 pin count ball # signal name 1 u4 exp_txn15 2 v3 exp_txp15 3 r7 exp_rxn15 4 r6 exp_rxp15 5 t2 exp_txn14 6 u2 exp_txp14 7 r4 exp_rxn14 8 t4 exp_rxp14 9 p1 exp_txn13 10 r2 exp_txp13 11 r10 exp_rxn13 12 r9 exp_rxp13 13 n4 exp_txn12 14 p3 exp_txp12 15 m6 exp_rxn12 16 m5 exp_rxp12 17 m2 exp_txn11 18 n2 exp_txp11 19 l4 exp_rxn11 20 m4 exp_rxp11 21 k1 exp_txn10 22 l2 exp_txp10 23 m9 exp_rxn10 24 m8 exp_rxp10 25 k3 exp_txn9 26 j4 exp_txp9 27 l8 exp_rxn9 28 l9 exp_rxp9
testability 350 datasheet table 13-16. xor chain 14 pin count ball # signal name 29 g4 exp_txn8 30 f4 exp_txp8 31 g5 exp_rxn8 32 g6 exp_rxp8 33 e2 exp_txn7 34 f2 exp_txp7 35 d2 exp_rxn7 36 c2 exp_rxp7 37 b4 exp_txn6 38 b3 exp_txp6 39 f6 exp_rxn6 40 e5 exp_rxp6 41 b6 exp_txn5 42 b5 exp_txp5 43 e7 exp_rxn5 44 f7 exp_rxp5 45 d6 exp_txn4 46 d7 exp_txp4 table 13-16. xor chain 14 pin count ball # signal name 47 h11 exp_rxn4 48 j11 exp_rxp4 49 b7 exp_txn3 50 b9 exp_txp3 51 h12 exp_rxn3 52 j12 exp_rxp3 53 d9 exp_txn2 54 c10 exp_txp2 55 e12 exp_rxn2 56 f12 exp_rxp2 57 a10 exp_txn1 58 b11 exp_txp1 59 j15 exp_rxn1 60 k15 exp_rxp1 61 d12 exp_txn0 62 d11 exp_txp0 63 g15 exp_rxn0 64 f15 exp_rxp0
testability datasheet 351 13.4 pads excluded from xor mode(s) a large number of pads do not support xor testing. the majority of the pads that fall into this category are analog related pins (see table 13-17) . table 13-17. xor pad exclusion list pci express* fsb sm miscellaneous gclkn hclkn srcomp[3 :0] red gclkp hclkp svref red# exp_compo hrcomp smrcompvol green exp_compi hscomp smrcompvoh green# hscomp# blue hswing blue# hdvref drefclkn haccvref drefclkp refset hsync vsync drefclkn drefclkp test[2 :0] cl_data cl_clk cl_vref


▲Up To Search▲   

 
Price & Availability of 82G35

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X