![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
june 2007 hyb39sc128800fe hyb39sc128160fe hyi39sc128800fe hyi39sc128160fe 128-mbit synchronous dram green product sdram internet data sheet rev. 1.12
we listen to your comments any information within this document that yo u feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the quality of this document. please send your proposal (including a reference to this document) to: techdoc@qimonda.com internet data sheet hy[b/i]39sc128[80/16]0fe 128-mbit synchronous dram qag_techdoc_rev400 / 3.2 qag / 2006-07-21 2 09072006-n4gc-eren hyb39sc128800fe, hyb39sc128160fe, hyi39sc128800fe, hyi39sc128160fe revision history: 2007-06, rev. 1.12 page subjects (major chan ges since last revision) all adapted internet edition 16 added text for auto refresh command (cbr) 6 corrected data data signal bus [7:0] for data signals x8 organization previous revision: 2007-06, rev. 1.11 11 corrected operation command "power down exit" to x (we#) 13 corrected text to "after the mode register is set a nop command is required" , chapter 3.2 17 corrected text to "one clock delay is required for mode entry and exit", chapter 3.4 19 corrected the line "input capacitances: ck" in table 10, chapter 4 21 corrected tck min in table 13 21 corrected cle setup time in table 13 previous revision: 2007-03, rev. 1.1 internet data sheet rev. 1.12, 2007-06 3 09072006-n4gc-eren hy[b/i]39sc128[80/16]0fe 128-mbit synchronous dram 1overview this chapter lists all main features of the product fa mily hy[b/i]39s128[800/160]fe and the ordering information. 1.1 features ? fully synchronous to positive clock edge ? 0 to 70 c operating temperature for hyb... ? -40 to 85 c operating temperature for hyi... ? four banks controlled by ba0 & ba1 ? programmable cas latency: 2 & 3 ? programmable wrap sequence: sequential or interleave ? programmable burst length: 1, 2, 4, 8 and full page ? multiple burst read with single write operation ? automatic and controlled precharge command ? data mask for read / write control (x8) ? data mask for byte control (x16) ? auto refresh (cbr) and self refresh ? power down and clock suspend mode ? 4096 refresh cycles / 64 ms (15.6 s) ? random column address every clk (1-n rule) ? single 3.3 v 0.3 v power supply ? lvttl interface ? plastic packages: pg?tsopii?54 400 mil width table 1 performance product type speed code ?6 ?7 unit speed grade pc166?333 pc133?222 ? max. clock frequency @cl3 f ck3 166 143 mhz t ck3 67ns t ac3 5.4 5.4 ns @cl2 t ck2 7.5 7.5 ns t ac2 5.4 5.4 ns internet data sheet rev. 1.12, 2007-06 4 09072006-n4gc-eren hy[b/i]39sc128[80/16]0fe 128-mbit synchronous dram 1.2 description the hy[b/i]39s128[800/160]fe are four bank synchronous dr am?s organized as 16 mbit x8 and 8 mbit x16 respectively. these synchronous devices achieve high speed data transfer rates for cas latencies by employing a chip architecture that prefetches multiple bits and then synch ronizes the output data to a system clock. the chip is fabricated with qimonda advanced 0.11 m 128-mbit dram process technology. the device is designed to comply with all industry standard s set for synchronous dram products, both electrically and mechanically. all of the control, address, da ta input and output circuits are synchroni zed with the positive edge of an externa lly supplied clock. operating the four memory banks in an interleave fashion allows random access operation to occur at a higher rate than is possible with standard drams. a sequential and gapless data ra te is possible depending on burst length, cas latency and speed grade of the device. auto refresh (cbr) and self refresh oper ation are supported. these devices operate with a single 3.3 v 0.3 v power supply. all 128-mbit components are avail able in pg?tsopii?54 packages. table 2 ordering information for rohs compliant products product type 1) 1) please check with your qimonda representative that leadtime and av ailability of your preferred device and version meet your p roject requirements. speed grade description package note standard operating temperature (0 to 70 c) hyb39sc128800fe-6 pc166?333 166mh z 16m x 8 sdram pg-tsopii-54 2) 2) rohs compliant product: restriction of the use of certain hazar dous substances (rohs) in el ectrical and electronic equipment as defined in the directive 2002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include m ercury, lead, cadmium, hexavalent chromium, polybro minated biphenyls and polybrominated biphenyl ethers. HYB39SC128160FE-6 166mhz 8m x 16 sdram hyb39sc128800fe-7 pc133?222 143mhz 16m x 8 sdram hyb39sc128160fe-7 143mhz 8m x 16 sdram industrial operating temperature (-40 to 85 c) hyi39sc128800fe-6 pc166?333 166mhz 16m x 8 sdram pg-tsopii-54 2) hyi39sc128160fe-6 166mhz 8m x 16 sdram hyi39sc128800fe-7 pc133?222 143mhz 16m x 8 sdram hyi39sc128160fe-7 143mhz 8m x 16 sdram internet data sheet rev. 1.12, 2007-06 5 09072006-n4gc-eren hy[b/i]39sc128[80/16]0fe 128-mbit synchronous dram 2 configuration this chapter contains the pin configuration for the 8, 16 organization of the sdram. 2.1 pin configuration listed below are the pin configurations sect ions for the various signals of the sdram. table 3 pin configuration of the sdram ball no. name pin type buffer type function clock signals 8/ 16 organization 38 clk i lvttl clock signal ck 37 cke i lvttl clock enable control signals 8/ 16 organization 18 ras ilvttl row address strobe (ras), column addr ess strobe (cas), write enable (we) 17 cas ilvttl 16 we ilvttl 19 cs ilvttl chip select address signals 8/ 16 organization 20 ba0 i lvttl bank address signals 1:0 21 ba1 i lvttl 23 a0 i lvttl address signal, address signal 10/auto precharge 24 a1 i lvttl 25 a2 i lvttl 26 a3 i lvttl 29 a4 i lvttl 30 a5 i lvttl 31 a6 i lvttl 32 a7 i lvttl 33 a8 i lvttl 34 a9 i lvttl 22 a10 i lvttl 35 a11 i lvttl internet data sheet rev. 1.12, 2007-06 6 09072006-n4gc-eren hy[b/i]39sc128[80/16]0fe 128-mbit synchronous dram data signals 8 organization 2 dq0 i/o lvttl data signal bus [7:0] 5 dq1 i/o lvttl 8 dq2 i/o lvttl 11 dq3 i/o lvttl 44 dq4 i/o lvttl 47 dq5 i/o lvttl 50 dq6 i/o lvttl 53 dq7 i/o lvttl data signals 16 organization 2 dq0 i/o lvttl data signal bus [15:0] 4 dq1 i/o lvttl 5 dq2 i/o lvttl 7 dq3 i/o lvttl 8 dq4 i/o lvttl 10 dq5 i/o lvttl 11 dq6 i/o lvttl 13 dq7 i/o lvttl 42 dq8 i/o lvttl 44 dq9 i/o lvttl 45 dq10 i/o lvttl 47 dq11 i/o lvttl 48 dq12 i/o lvttl 50 dq13 i/o lvttl 51 dq14 i/o lvttl 53 dq15 i/o lvttl data mask 8 organization 39 dqm i/o lvttl data mask data mask 16 organization 39 udqm i/o lvttl data mask upper byte 15 ldqm i/o lvttl data mask lower byte power supplies 8/ 16 organization 9 v ddq pwr ? power supply 14 v dd pwr ? power supply 46 v ssq pwr ? power supply ground for dqs 41 v ss pwr ? power supply ground ball no. name pin type buffer type function internet data sheet rev. 1.12, 2007-06 7 09072006-n4gc-eren hy[b/i]39sc128[80/16]0fe 128-mbit synchronous dram not connected 8 organization 4, 7, 10, 13, 15, 36, 40, 42, 45, 48, 51 nc nc ? not connected not connected 16 organization 36, 40 nc nc ? not connected ball no. name pin type buffer type function internet data sheet rev. 1.12, 2007-06 8 09072006-n4gc-eren hy[b/i]39sc128[80/16]0fe 128-mbit synchronous dram figure 1 pin configuration pg?tsopii?54 9 ' ' ' 4 $ $ 3 $ $ $ $ 9 ' ' 9 ' ' 4 ' 4 ' 4 9 6 6 4 ' 4 ' 4 9 ' ' 4 ' 4 ' 4 9 6 6 4 ' 4 9 ' ' / ' 4 0 & |