![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
september 2006 hyb25d512400c[e/t/f/c](l) hyb25d512800c[e/t/f/c](l) hyb25d512160c[e/t/f](l) ddr sdram rohs compliant products internet data sheet rev. 1.31
we listen to your comments any information within this document that yo u feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the quality of this document. please send your proposal (including a reference to this document) to: techdoc@qimonda.com internet data sheet hyb25d512[400/160/ 800]c[e/t/f/c](l) 512-mbit double-data-rate sdram qag_techdoc_rev400 / 3.2 qag / 2006-08-07 2 03292006-3tfj-hnv3 hyb25d512400c[e/t/f/c](l), hyb25d512800c[e/t/f/c](l) , hyb25d512160c[e/t/f](l) revision history: 2006-09, rev. 1.31 page subjects (major chan ges since last revision) all qimonda update all adapted internet edition previous revision: 2006-05, rev. 1.3 10 added the components hyb25d512160ct-6, hyb25d512160ct-5, hyb25d512800cfl-6 hyb25d512800cfl-5, hyb25d512160cfl-6 10 correct the name hyb25d512400cfl-6 previous revision: 2006-03, rev. 1.2 internet data sheet rev. 1.31, 2006-09 3 03292006-3tfj-hnv3 hyb25d512[400/160/ 800]c[e/t/f/c](l) 512-mbit double-data-rate sdram 1overview this chapter gives an overview of the 512-mbit doubl e-data-rate sdram product family and describes its main characteristics. 1.1 features ? double data rate architecture: two data transfers per clock cycle ? bidirectional data strobe (dqs) is transmitted and received with data, to be used in capturing data at the receiver ? dqs is edge-aligned with data for reads and is center- aligned with data for writes ? differential clock inputs (ck and ck ) ? four internal banks for concurrent operation ? data mask (dm) for write data ? dll aligns dq and dqs transitions with ck transitions ? commands entered on each positive ck edge; data and data mask referenced to both edges of dqs ? burst lengths: 2, 4, or 8 ? cas latency: 2, 2.5, 3 ? auto precharge option for each burst access ? auto refresh and self refresh modes ? ras-lockout supported t rap =t rcd ?7.8 s maximum average periodic refresh interval ? 2.5 v (sstl_2 compatible) i/o ?v ddq = 2.5 v 0.2 v ?v dd = 2.5 v 0.2 v ? p-tfbga-60-11 package ? p-tsopii-66-1 package ? rohs compliant products 1) table 1 performance for ?5 and ?6 1) rohs compliant product: restriction of the use of certain hazar dous substances (rohs) in el ectrical and electronic equipment as defined in the directive 2002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include m ercury, lead, cadmium, hexavalent chromium, polybro minated biphenyls and polybrominated biphenyl ethers. part number speed code ?5 ?6 unit speed grade component ddr400b ddr333b ? max. clock frequency @cl3 f ck3 200 166 mhz @cl2.5 f ck2.5 166 166 mhz @cl2 f ck2 133 133 mhz internet data sheet rev. 1.31, 2006-09 4 03292006-3tfj-hnv3 hyb25d512[400/160/ 800]c[e/t/f/c](l) 512-mbit double-data-rate sdram 1.2 description the 512-mbit double-data-rate sdram is a high-speed cmos, dynamic random-access memory containing 536,870,912 bits. it is internal ly configured as a quad-bank dram. the 512-mbit double-data-rate sdram uses a double- data-rate architecture to ac hieve high-speed operation. the double data rate architecture is essentially a 2n prefetch architecture with an interface designed to transfer two data words per clock cycle at the i/o pins. a single read or write access for the 512-mbit double-data-rate sdram effectively consists of a single 2n -bit wide, one clock cycle data transfer at the internal dram core and two corresponding n-bit wide, one-ha lf-clock-cycle data transfers at the i/o pins. a bidirectional data strobe (d qs) is transmitted externally, along with data, for use in data capture at the receiver. dqs is a strobe transmitted by the ddr sdram during reads and by the memory controller dur ing writes. dqs is edge-aligned with data for reads and center-a ligned with data for writes. the 512-mbit double-data-rate sdram operates from a differential clock (ck and ck ; the crossing of ck going high and ck going low is referred to as the positive edge of ck). commands (address and control signals) are registered at every positive edge of ck. input data is registered on both edges of dqs, and output data is referenced to both edges of dqs, as well as to both edges of ck. read and write accesses to the ddr sdram are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. accesses begin with the registration of an active command, which is then followed by a read or write command. the address bits registered coincident with the active command are used to select the bank and row to be accessed. the address bits registered coincident with the read or write command are used to select the bank and the starting column location for the burst access. the ddr sdram provides for programmable read or write burst lengths of 2, 4 or 8 locations. an auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. as with standard sdrams, the pipelined, multibank architecture of ddr sdrams allows for concurrent operation, thereby providing high effective bandwidth by hiding row precharge and activation time. an auto refresh mode is provided along with a power-saving power-down mode. all inputs are compatible with the jedec standard for sstl_2. all out puts are sstl_2, class ii compatible. note: the functionality described and the timing specifications included in this data sheet are for the dll enabled mode of operation. internet data sheet rev. 1.31, 2006-09 5 03292006-3tfj-hnv3 hyb25d512[400/160/ 800]c[e/t/f/c](l) 512-mbit double-data-rate sdram table 2 ordering informationfor lead-free(rohs compliant products) part number 1) 1) hyb: designator for memory components 25d: ddr sdrams at v ddq = 2.5 v 512: 512-mbit density 400/800/160: product variations x4, x8 and x16 b: die revision b c/f/e: package type fbga and tsop org. cas-rcd-rp latencies clock (mhz) cas-rcd-rp latencies clock (mhz) speed package hyb25d512400cf?5 4 3.0-3-3 200 2.5-3-3 166 ddr400b p-tfbga-60-11 hyb25d512400cfl?5 4 hyb25d512800cf?5 8 hyb25d512800cfl?5 8 hyb25d512160cf?5 16 hyb25d512160cfl?5 16 hyb25d512400cf?6 4 2.5-3-3 166 2.0-3-3 133 ddr333 hyb25d512400cfl?6 4 hyb25d512800cf?6 8 hyb25d512800cfl?6 8 hyb25d512160cf?6 16 hyb25d512160cfl?6 16 hyb25d512400ce?5 4 3.0-3-3 200 2.5-3-3 16 6 ddr400b p-tsopii-66-1 hyb25d512800ce?5 8 hyb25d512800cel?5 8 hyb25d512160ce?5 16 hyb25d512160cel?5 16 hyb25d512400ce?6 4 2.5-3-3 166 2.0-3-3 133 ddr333 hyb25d512800ce?6 8 hyb25d512800cel?6 8 hyb25d512160ce?6 16 hyb25d512160cel?6 16 internet data sheet rev. 1.31, 2006-09 6 03292006-3tfj-hnv3 hyb25d512[400/160/ 800]c[e/t/f/c](l) 512-mbit double-data-rate sdram table 3 ordering information for non rohs compliant products part number 1) 1) hyb: designator for memory components 25d: ddr sdrams at v ddq = 2.5 v 512: 512-mbit density 400/800/160: product variations x4, x8 and x16 b: die revision b c/f/e: package type fbga and tsop org. cas-rcd-rp latencies clock (mhz) cas-rcd-rp latencies clock (mhz) speed package HYB25D512400CC?5 4 3.0-3-3 200 2.5-3-3 166 ddr400b p-tfbga-60-11 hyb25d512800cc?5 8 HYB25D512400CC?6 4 2.5-3-3 166 2.0-3-3 133 ddr333 hyb25d512800cc?6 8 hyb25d512400ct?5 4 3.0-3-3 200 2.5-3-3 166 ddr400b p-tsopii-66-1 hyb25d512800ct?5 8 hyb25d512160ct?5 16 hyb25d512400ct?6 4 2.5-3-3 166 2.0-3-3 133 ddr333 hyb25d512800ct?6 8 hyb25d512160ct?6 16 internet data sheet rev. 1.31, 2006-09 7 03292006-3tfj-hnv3 hyb25d512[400/160/ 800]c[e/t/f/c](l) 512-mbit double-data-rate sdram 2 pin configuration the pin configuration of a ddr sdram is listed by function in table 4 (60 pins). the abbreviations used in the pin#/buffer# column are explained in table 5 and table 6 respectively. the pin numbering for fbga is depicted in figure 1 and that of the tsop package in figure 2 table 4 pin configuration of ddr sdram ball#/pin# name pin type buffer type function clock signals g2, 45 ck1 i sstl clock signal g3, 46 ck1 i sstl complementary clock signal h3, 44 cke i sstl clock enable control signals h7, 23 ras i sstl row address strobe g8, 22 cas i sstl column address strobe g7, 21 we i sstl write enable h8, 24 cs i sstl chip select address signals j8, 26 ba0 i sstl bank address bus 2:0 j7, 27 ba1 i sstl k7, 29 a0 i sstl address bus 11:0 l8, 30 a1 i sstl l7, 31 a2 i sstl m8, 32 a3 i sstl m2, 35 a4 i sstl l3, 36 a5 i sstl l2, 37 a6 i sstl k3, 38 a7 i sstl k2, 39 a8 i sstl j3, 40 a9 i sstl k8, 28 a10 i sstl ap i sstl j2, 41 a11 i sstl h2, 42 a12 i sstl address signal 12 note: module based on 256 mbit or larger dies nc nc ? note: module based on 128 mbit or smaller dies internet data sheet rev. 1.31, 2006-09 8 03292006-3tfj-hnv3 hyb25d512[400/160/ 800]c[e/t/f/c](l) 512-mbit double-data-rate sdram f9, 17 a13 i sstl address signal 13 note: 1 gbit based module nc nc ? note: module based on 512 mbit or smaller dies data signals 4 organization b7, 5 dq0 i/o sstl data signal bus 3:0 d7, 11 dq1 i/o sstl d3, 56 dq2 i/o sstl b3, 62 dq3 i/o sstl data strobe 4 organisation e3, 51 dqs i/o sstl data strobe data mask 4 organization f3, 47 dm i sstl data mask data signals 8 organization a8, 2 dq0 i/o sstl data signal bus 7:0 b7, 5 dq1 i/o sstl c7, 8 dq2 i/o sstl d7, 11 dq3 i/o sstl d3, 56 dq4 i/o sstl c3, 59 dq5 i/o sstl b3, 62 dq6 i/o sstl a2, 65 dq7 i/o sstl data strobe 8 organisation e3, 51 dqs i/o sstl data strobe data mask 8 organization f3, 47 dm i sstl data mask ball#/pin# name pin type buffer type function internet data sheet rev. 1.31, 2006-09 9 03292006-3tfj-hnv3 hyb25d512[400/160/ 800]c[e/t/f/c](l) 512-mbit double-data-rate sdram data signals 16 organization a8, 2 dq0 i/o sstl data signal 15:0 b9, 4 dq1 i/o sstl b7, 5 dq2 i/o sstl c9, 7 dq3 i/o sstl c7, 8 dq4 i/o sstl d9, 10 dq5 i/o sstl d7, 11 dq6 i/o sstl e9, 13 dq7 i/o sstl e1, 54 dq8 i/o sstl d3, 56 dq9 i/o sstl d1, 57 dq10 i/o sstl c3, 59 dq11 i/o sstl c1, 60 dq12 i/o sstl b3, 62 dq13 i/o sstl b1, 63 dq14 i/o sstl a2, 65 dq15 i/o sstl data strobe 16 organization e3, 51 udqs i/o sstl data strobe upper byte e7, 16 ldqs i/o sstl data strobe lower byte data mask 16 organization f3, 47 udm i sstl data mask upper byte f7, 20 ldm i sstl data mask lower byte power supplies f1, 49 v ref ai ? i/o reference voltage a9, b2, c8, d2, e8, 3, 9, 15, 55, 61 v ddq pwr ? i/o driver power supply a7, f8, m7, 1, 18, 33 v dd pwr ? power supply a1, b8, c2, d8, e2, 6, 12, 52, 58, 64 v ssq pwr ? power supply a3, f2, m3, 34 v ss pwr ? power supply not connected a2, 65 nc nc ? not connected note: 4 organization a8, 2 nc nc ? not connected note: 4 organization b1, 63 nc nc ? not connected note: 8 and 4 organisation ball#/pin# name pin type buffer type function internet data sheet rev. 1.31, 2006-09 10 03292006-3tfj-hnv3 hyb25d512[400/160/ 800]c[e/t/f/c](l) 512-mbit double-data-rate sdram table 5 abbreviations for pin type b9, 4 nc nc ? not connected note: 8 and 4 organization c1, 60 nc nc ? not connected note: 8 and 4 organization c3, 59 nc nc ? not connected note: 4 organization c7, 8 nc nc ? not connected note: 4 organization c9, 7 nc nc ? not connected note: 8 and 4 organization d1, 57 nc nc ? not connected note: 8 and 4 organization d9, 10 nc nc ? not connected note: 8 and 4 organization e1, 54 nc nc ? not connected note: 8 and 4 organization e7, 16 nc nc ? not connected note: 8 and 4 organization e9, 13 nc nc ? not connected note: 8 and 4 organization f7, 20 nc nc ? not connected note: 8 and 4 organization 14, 17, 19, 25, 43, 50 nc nc ? not connected 16, 8 and 4 organization abbreviation description i standard input-only pin. digital levels. o output. digital levels. i/o i/o is a bidirectio nal input/output signal. ai input. analog levels. pwr power gnd ground nc not connected (jedec standard) ball#/pin# name pin type buffer type function internet data sheet rev. 1.31, 2006-09 11 03292006-3tfj-hnv3 hyb25d512[400/160/ 800]c[e/t/f/c](l) 512-mbit double-data-rate sdram table 6 abbreviations for buffer type abbreviation description sstl serial stub terminalted logic (sstl2) lv-cmos low voltage cmos cmos cmos levels od open drain. the corresponding pin has 2 oper ational states, active low and tristate, and allows multiple devices to share as a wire-or. internet data sheet rev. 1.31, 2006-09 12 03292006-3tfj-hnv3 hyb25d512[400/160/ 800]c[e/t/f/c](l) 512-mbit double-data-rate sdram figure 1 pin configuration p-tfbga-60-9 top vi ew, see the balls throught the package & |