Part Number Hot Search : 
9410B SSA021 E0038 CJ100A PA905C6 BP420 Q6025P 2N6078
Product Description
Full Text Search
 

To Download BS2F7V7395 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  http://www..net/ datasheet pdf - http://www..net/
http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 3/19 sharp proprietary [description] this specification covers dbs tune r intended for use in digital broadcasting satellites. this tuner incorporates "link" section that is composed of dvb standard qpsk demodulation circuit and fec (forward error correction) circuit. this tuner has 8-bit transport stream output. [1] general specifications 1-1 receiving frequency range 950mhz to 2150mhz 1-2 input level -65dbm to -25dbm 1-3 input structure f type female 1-4 nominal input impedance 75 ohm 1-5 channel selection system pll synthesizer(clock 4.0mhz) 1-6 step frequency 500khz 1-7 i/q output lpf cut off frequency(-3db) 10mhz to 30mhz, variable (2mhz step) 1-8 symbol rate 2msps to 45msps 1-9 roll-off factor 35 (root-raised cosine) 1-10 link ic stv0288 (clo ck: 4mhz, address: d0 (hex)) 1-11 fec inner decoder: viterbi soft decoder, constraint length m=7 punctured codes 1/2, 2/3, 3/4, 5/6, 7/8 automatic or manual rate and phase recognition deinterleaver word synchro extraction convolutive deinterleaver outer decoder: reed-solom on decoder, for 16 parity bytes block lengths 204byte energy dispersal descrambler 1-12 absolute maximum ratings (b2) -0.30 to +4.00v dc (b3) -0.30 to +3.63v dc (b4) -0.30 to +4.00v dc (vdd) -0.25 to +2.75v dc 1-13 operating voltage lnb voltage (b1a, b1b) 25v, 400ma max supply voltage (b2) 3.3v +/- 0.165v dc (b3) 3.3v +/- 0.165v dc (b4) 3.3v +/- 0.165v dc (vdd) 2.5v +/- 0.125v dc 1-14 circuit block diagram fig.1 1-15 connection diagram fig.2 1-16 mass 35g 1-17 storage condition temperature 15 deg.c to 35 deg.c humidity 25 %rh to 75 %rh period 6 months 1-18 environmental characte ristics rohs compliant ( rohs refers to the "directive 2002/95/ec of the european parliament and of the council of 27 january 2003 on the restriction of the use of certain hazardous substances in electrical and electronic equipment." ) 1-19 attention items: 1) this unit contains components that can be damaged by electro-static discharge. before handling this unit, gr ound your hands, tools, working desks and equipment to protect the unit fr om electronic static destroy. 2) avoid following actions; a)to store this unit in the place of the high temperature and humidity. b)to expose this unit to corrosive gases. http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 4/19 sharp proprietary [2] mechanical specification 2-1 dimension and mounting details fig.3 2-2 strength of f-connector no severe transform or distortion at bending moment, 98n ? cm. to be connected electrically. 2-3 clamp torque of f-connector no severe transform or distortion on the connection with f-connector at bending moment, 98n ? cm. to be connected electrically. [3] environmental specification (electrical functional operation guarantee) 3-1. operating temperature 0 to +60 deg. c humidity less than 85 3-2. storage temperature -20 to +85 deg. c humidity less than 95 [point to notice] water vapor pre ssure 6643pa max, no condensation please be careful that sudden temper ature changes may cause condensation during storage, and such conden sation may cause corrosion. [4] testing condition 4-1. supply voltage (b2) 3.3v +/- 0.05v (b3) 3.3v +/- 0.05v b4 3.3v +/- 0.05v (vdd) 2.5v +/- 0.05v 4-2. ambient temperature 25 deg. c +/- 5 deg. c 4-3. ambient humidity 65% +/- 10% [5]electrical specification unless otherwise stated testing condition 4-1 to 4-3. specification no. item min. typ. max. unit condition 5-1 rf input vswr 2.0 2.5 950m to 2150mhz 5-2 noise figure(at max. gain) 8 12 db 950m to 2150mhz 5-3 intermodulation rejection desired signal fo undesired signal (2 signals) (fo+29.5mhz, fo+59mhz) or (fo-29.5mhz, fo-59mhz) 40 60 db input level:-25dbm i/q output level: 0.6v p-p (1kohm load) bblpf:fc=20mhz 5-4 l.o. leak at input terminal -68 -63 dbm 950m to 2150mhz pc= 1/2 3.7 4.5 pc= 2/3 4.2 5.0 pc= 3/4 4.7 5.5 pc= 5/6 5.3 6.0 pc= 7/8 5.7 6.4 db 4 model no. spec no. page bs2f7vz7395 ec-06y04c 5/19 sharp proprietary 5-8 pll reference leak -40 -30 dbc 500khz 5-9 rf output vswr 2.0 2.5 5-10 rf output gain -5 0 +5 db 950m to 2150mhz measured at rf out b2 90 135 ma b2=3.3v b3 34 112 ma b3=3.3v b4 25 40 ma b4=3.3v 5-11 current consumption vdd 61 180 ma vdd=2.5v [6] pll function description pll and vco are promptly set up without fail when the user correctly program the data with the prompt i 2 c access sequence as long as the following are also applied; a) follow the i 2 c standard specification b) leave rts to 0 6-1. i 2 c-bus data formats table 1; write data format (msb is transmitted first) msb lsb 1 1 0 0 0 0(ma1) 0(ma0) 0 a byte1 0 bg1 bg0 n8 n7 n6 n5 n4 a byte2 n3 n2 n1 a5 a4 a3 a2 a1 a byte3 1 1(c1) 1(c0) pd5 pd4 tm 0(rts) 1(ref) a byte4 ba2 ba1 ba0 psc pd3 pd2/ts2 div/ts1 pd0/ts0 a byte5 * a ; acknowledge bit * n8 to n1 ; programmable division ratio control bits (see table 3) * a5 to a1 ; swallow division ratio setting bits (see table 4) * ref ; reference division ratio setting bits (see table 5) * psc ; prescaler division ratio setting bits (see table 6) * ma1, ma0 ; address setting bits (see table 7) * pd0 ; po control bit (see table 8) * ba2, ba1, ba0 ; local oscillator select (see table 9) * div ; local oscillator divided ratio setting (see table 9) * pd5 to pd2 ; bb lpf cut-off frequency setting (see table 10) * rts ; test mode control bit (see table 11) * ts2, ts1, ts0 ; test mode setting bits (when rts = '1') (see table 11) * c1, c0 ; charge pump current setting bits (see table 12) * bg1, bg0 ; bb amp gain setting bits (see table 13) * tm ; vco/lpf adjustment mode setting bits (see section [8] ) write pll register data to set one among the following i 2 c access sequence as #a) to h). it is available to skip the bytes which does not require for renewal or change the sequence of the bytes to choose one of the following. i 2 c start->1 st byte->2 nd byte->3 rd byte->4 th byte->5 th byte a) i 2 c start -> byte1 -> byte2 -> byte3 -> byte4 -> byte5 * byte1: i 2 c address byte b) i 2 c start -> byte1 -> byte4 -> byte5 -> byte2 -> byte3 * c) i 2 c start -> byte1 -> byte2 -> byte3 -> byte4 -> either i 2 c stop or (another) start d) i 2 c start -> byte1 -> byte4 -> byte5 -> byte2 -> either i 2 c stop or (another) start e) i 2 c start -> byte1 -> byte2 -> byte3 -> either i 2 c stop or (another) start f) i 2 c start -> byte1 -> byte4 -> byte5 -> either i 2 c stop or (another) start g) i 2 c start -> byte1 -> byte2 -> either i 2 c stop or (another) start h) i 2 c start -> byte1 -> byte4 -> either i 2 c stop or (another) start *: either i 2 c stop or (another) start is available to follow after the 5 th byte, but not mandatory (caution): during receivin g signals, don?t access i 2 c bus to satisfy the phase noise character specification. http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 6/19 sharp proprietary (note): pll set up rules the following conditions are required to program the i 2 c access sequence. according to a required renewal data on each byte, one of the access sequence shown above as a) to h) should be chosen. 1) write byte1 on the 1 st byte after i 2 c start. 2) write either byte2 or byte4 on the 2 nd byte. when the msb header is 0 on the 2 nd byte, the 2 nd byte is recognized as byte2. when the msb header is 1 on the 2 nd byte, the 2 nd byte is recognized as byte4. 3) the following byte after byte2 or byte4 shou ld be the sequent # of the last byte as; the byte3 should be followed after byte2. the byte5 should be followed after byte4. 4) the number of byte to write in one access sequence as fr om a start to a stop (or another start) state should be two bytes at least. review #g) and #h). maximum bytes are five as write all byte1 to byte5 data in one access sequence. review #a) and #b) 5) the renewal of the register data is only available when it becomes an i 2 c stop or another start state after all the bytes to write in case of #c) to h). only in the case when the renewal of the register da ta all from byte2 to byte5 in one access sequence as #a) and #b), a stop state or another start state is not mandatory required for data renewal. 6) the data already registered and not to write for renewal has kept as it is as the last state. 7) every time when the power is on, write all the register data on byte2 to byte5 in one sequence for the purpose of the initial default set up to follow either #a) or #b). because the initial values on byte2 to byte5 are not fixed before the initialization. table 2; read data format msb lsb 1 1 0 0 0 ma1 ma0 1 a byte1 por fl rd2 rd1 rd 0 x x x a byte2 * por ; power on reset indicator (see table 14) * fl ; phase lock detect flag (see table 15) * rd2 ? rd0 ; reserved (these bit values change under the condition of ics.) * x ; don?t care * all data of byte2 will be ?h?, when ?power on reset? operates * ?read mode? will change to ?write mode? after completing to output the byte2. 6-2. programing 6-2-1 programmable divider bits data please set p, n, a, r as follows. fvco=[(p*n)+a]*fosc/r fvco : receiving frequency p : dividing factor of prescaler (16 or 32) n : programmable division ratio (5 to 255) a : swallow division ratio (0 to 31 and a < n) fosc : reference oscillation frequency (4 mhz) r : reference division ratio (see table 5) http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 7/19 sharp proprietary 6-2-2 data setting table 3; programmable division ratio control table 4; swallow division ratio setting (binary: 8 bits) (binary: 5 bits) bit data bit data dividing factor (n) n8 n7 n6 n5 n4 n3 n2 n1 dividing factor (a) a5 a4 a3 a2 a1 5 0 0 0 0 0 1 0 1 0 0 0 0 0 0 6 0 0 0 0 0 1 1 0 1 0 0 0 0 1 ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? 255 1 1 1 1 1 1 1 1 31 1 1 1 1 1 * the using of 4 or smaller dividing factors is inhibited. * the dividing factor is set by the data of n8 to n1 and a5 to a1 in byte2, 3 on i 2 c write data. table 5; reference division ratio setting (binary: 1 bit) ref dividing factor (r) compare frequency fvco(mhz) 0 4 1 mhz 1024 ? 2150 mhz* 1 8 500 khz 950 ? 2150 mhz caution: only use ref=1 *when the reference division ratio set to 4(ref = '0'), the fvco's minimum frequency must be higher than 1024 mhz (including 1024 mhz). if the frequency is lower than 1023 mhz, the condition mentioned in section 6-2-1 "a < n" is not satisfied. but all receiving ranges can be covered with combination with psc setting. (see table 6) table 6; prescaler division ratio setting (binary: 1 bit) psc dividing factor (p) fvco 0 32 950 - 2150 mhz 1 16 950 - 1375 mhz* the dividing factor is set by the data of psc in byte 5 on i 2 c write data. *when the prescaler division ratio of the prescaler is set to 16(psc = '1'), the fvco's maximum frequency must be lower than 1375 mhz (including 1375 mhz). this fvco's maximum frequency limitation is depended on the operation frequency of the internal programmable counter. refer to table 9 about psc detailed setting. table 7; address selection (binary: 2 bits) table 8; po control (binary: 1 bit) bit bit output of po ma1 ma0 adr input voltage pd0 normal power on reset power on 0 0 0v to 0.1*b2 1 l hi-z 0 1 open 0 hi-z hi-z hi-z 1 0 0.4*b2 to 0.6*b2 hi-z : high impedance 1 1 0.9*b2 to b2 * the address of this tuner is c0(h). http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 8/19 sharp proprietary table 9; local oscillator select local frequency divider band div ba2 ba1 ba0 (rec eiving frquency) ratio 1 1 1 1 0 950mhz to 1065mhz 1/4 2 1 1 1 1 1065mhz to 1170mhz 1/4 3 0 0 0 1 1170mhz to 1300mhz 1/2 4 0 0 1 0 1300mhz to 1445mhz 1/2 5 0 0 1 1 1445mhz to 1607mhz 1/2 6 0 1 0 0 1607mhz to 1778mhz 1/2 7 0 1 0 1 1778mhz to 1942mhz 1/2 8 0 1 1 0 1942mhz to 2150mhz 1/2 table10 ; baseband lpf cut-off frequency setting pd2 pd3 pd4 pd5 lpf cut-off frequency 0 0 1 1 10 mhz 0 1 0 0 12 mhz 0 1 0 1 14 mhz 0 1 1 0 16 mhz 0 1 1 1 18 mhz 1 0 0 0 20 mhz 1 0 0 1 22 mhz 1 0 1 0 24 mhz 1 0 1 1 26 mhz 1 1 0 0 28 mhz 1 1 0 1 30 mhz table 11; test mode setting register bit rts ts2 ts1 ts0 test mode 0 x x x normal operation x: don?t care 1 don't use reserved (test mode) * when rts=1 on ?i 2 c write data (table 1)?, it changes to test mode. table 12; charge pump output current selection bit charge pump output current [ a] c1 c0 min typ max 0 0 78 120 150 0 1 169 260 325 1 0 360 555 694 1 1 780 1200 1500 http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 9/19 sharp proprietary table 13; baseband amp gain control (depend on pll register setting) bg1 bg0 attenuation (typ.) 0 0/1 0 1 0 ?2 db 1 1 ?4 db table 14; por bit polarity table 15; fl bit polarity vcc3 > 2.2v vcc3 < 2.2v lock unlock por bit l h fl bit h l * sda has to be pulled up. 6-3. interface circuits table 16; internal interface of i 2 c bus tuner pin no. i 2 c port note 8 sda 9 scl refer to following figure 1 http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 10/19 sharp proprietary [7] configuration registers table 17; stv0288?s test register value address [h] data [h] 27.5msps data [h] 5msps address [h] data [h] 27.5msps data [h] 5msps address [h] data [h] 27.5msps data [h] 5msps 00 n/a n/a 30 00 00 64 n/a n/a 01 15 15 31 1e 1e 65 n/a n/a 02 20 20 32 14 14 66 n/a n/a 03 8e 8e 33 0f 0f 67 n/a n/a 04 8e 8e 34 09 09 68 n/a n/a 05 12 12 35 0c 0c 69 n/a n/a 06 00 00 36 05 05 6a n/a n/a 07 n/a n/a 37 2f 2f 6b n/a n/a 08 n/a n/a 38 16 16 6c n/a n/a 09 00 00 39 bd bd 70 00 00 0a 04 04 3a 00 00 71 00 00 0b 00 00 3b 13 13 72 00 00 0c 00 00 3c 11 11 74 00 00 0d 00 00 3d 30 30 75 00 00 0e c4 c4 3e n/a n/a 76 00 00 0f 54 54 3f n/a n/a 81 00 00 10 n/a n/a 40 63 63 82 3f 3f 11 7a 7a 41 04 04 83 3f 3f 12 03 03 42 60 60 84 00 00 13 48 48 43 00 00 85 00 00 14 84 84 44 00 00 88 00 00 15 45 45 45 00 00 89 00 00 16 b7 b7 46 00 00 8a 00 00 17 9c 9c 47 00 00 8b 00 00 18 00 00 4a 00 00 8c 00 00 19 a6 a6 4b n/a n/a 90 00 00 1a 88 88 4c n/a n/a 91 00 00 1b 8f 8f 50 10 10 92 00 00 1c f0 f0 51 38 38 93 00 00 1e n/a n/a 52 21 21 94 1c 1c 1f n/a n/a 53 a2 86 97 00 00 20 0b 0b 54 d9 56 a0 48 48 21 54 54 55 23 06 a1 00 00 22 00 00 56 8d 76 b0 b8 b8 23 00 00 57 1b 05 b1 3a 3a 24 n/a n/a 58 54 54 b2 10 10 25 n/a n/a 59 86 86 b3 82 82 26 n/a n/a 5a 00 00 b4 80 80 27 n/a n/a 5b 9b 9b b5 82 82 28 46 0c 5c 08 08 b6 82 82 29 65 cc 5d 7f 7f b7 82 82 2a e0 b0 5e 00 00 b8 20 20 2b ff ff 5f ff ff b9 00 00 2c f7 f7 60 n/a n/a f0 00 00 2d n/a n/a 61 n/a n/a f1 00 00 2e n/a n/a 62 n/a n/a f2 c0 c0 2f n/a n/a 63 n/a n/a (1) the data field with ? n/a ? stands for ?read only regi ster?. no need to write, no malady with writing. (2) some register bit should be swiched ?1? and ?0?, duaring the signal search. ex) i 2 c bus repeater [address:01/bit7] : off=0/on=1 (3) symbol_frequency : sfrh,m,l[address:28,29,2a] = symbol_frequency / f m_clk [100mhz] x 2 20 (4) f m_clk : f pll = fxtal x (pll_div)/4 when pll_selratio = 1 f pll = fxtal x (pll_div)/6 when pll_selratio = 0 ( # fxtal = 4mhz , pll_selratio[address:41,bit2] ) http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 11/19 sharp proprietary [8]tuner control procedure 8-1 flow chart set tuner adjust timing loop parameters launch coarse adjust timing loop parameters adjust carrier loop parameters adjust fine parameters launch fine scan channel ok tuner control sequence (*1) launch coarse autocentre[address:f8,bit2]=0 fine[address:f8,bit1]=0 coarse[address:f8,bit0]=1 launch fine scan fine[address:f8,bit1]=1 check lk bit [address:24,bit3] wait timeout (max. 15 ms) wait lock indicator status ok ng nothing found nothing found check min symbolrate value check min/max derotator offset criteria check shannon criteria *1 tuning details is shown in the next section. http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 12/19 sharp proprietary 8-2 vco and lpf adjustment mode setting sequence after power on and at every tuning 2 set msb header bit to '1' (byte4 header bit data) set the pd5 and pd4 bits to '0' ( bb lpf cut-off frequency setting ) set the tm bit to '0' ( vco/lpf adjustment mode clear ) leave the latest data (c1, c0, rts, ref) set the ba2-ba0 bits ( local oscillator select) set the pd3 and pd2 bits to '0' ( bb lpf cut-off frequency setting ) set the div bit ( local oscillator divided ratio setting) leave the latest data (psc, pd0 ) start set msb header bit to '0' (byte2 header bit data) set bg1, bg0 bit (bb amp gain setting) set the n8-n4 bits ( programmable division ratio control) set the n3-n1 bits ( programmable division ratio control) set the a5-a1 bits ( swallow division ratio setting) set the ma1, ma0 bits (slave address setting) byte1 byte4 byte5 i 2 c start (i 2 c stop) byte2 byte3 set msb header bit to '1' (byte4 header bit data) set the tm bit to '1' ( vco/lpf adjustment mode setting ) leave the latest data (c1, c0, pd5, pd4, rts, ref) set the ma1, ma0 bits (slave address setting) byte1 i 2 c start byte4 wait for 10msec hardware adjustment mode running set the ma1, ma0 bits (slave address setting) byte1 i 2 c start i 2 c stop i 2 c stop end set msb header bit to '1' (byte4 header bit data) set the pd5 and pd4 bits ( bb lpf cut-off frequency setting ) leave the tm bit to '1' ( vco/lpf adjustment mode setting ) leave the latest data (c1, c0, rts, ref) set the pd3 and pd2 bits ( bb lpf cut-off frequency setting ) leave the latest data (ba2-ba0, psc, div, pd0) byte5 byte4 http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 13/19 sharp proprietary [9] reliability 9-1. high temperature high humidity load (40deg.c, 90% rh, 500h) 1) after leaving dut at room temperature and humidity for 24h or longer, measure the initial value. 2) after cycling dut in the constant chamber at 40deg.c/90-95% rh in on state, for total 500h, leave the dut at room temperature and humidity for 2h and then measure value after test. 3) must meet the specifications of table 19. 4) the contact resistance of f-connector must be less than 0.02 ohm. (*) 9-2. high temperature load (70deg.c, 40% rh, 500h) 1) after leaving dut at room temperature and humidity for 24h or longer, measure the initial value. 2) after leaving dut in the constant chamber at 70+/-2deg.c/40% rh for total 500h, leave the dut at room temperature and humidity for 2h and then measure value after test. 3) must meet the specifications of table 19. 9-3. cold test (-25deg.c, 500h) 1) after leaving dut at room temperature and humidity for 24h or longer, measure the initial value. 2) after leaving dut in the constant temperature chamber at -25deg.c for 500h, leave the dut at room temperature and humidity for 2h and then measure the values after test. 3) must meet the specifications of table 19. 9-4. shock (686 m/s 2 , 6 planes, 3 times) 1) after leaving dut at room temperature and humidity for 24h or longer, measure the initial values. 2) using the shock tester, apply shock of 686 m/s 2 three times to each of 6 planes and then measure the values. 3) must meet the specifications of table 19. 4) this test is to be conducted using a single tuner. 9-5. vibration (10-55 hz, 1.5 mm, in each of three mutually perpendicular directions, each 2 times) 1) after leaving dut at room temperature and humidity for 24h or longer, measure the initial values. 2) using the vibration tester, apply motion having an amplitude of 1.5 mm (constant), the frequency being varied uniformly between 10 and 55 hz, to dut, for 2h in each of three mutually perpendicular directions (x, y and z, total of 6h). after the test, measure the values. 3) must meet the specifications of table 19. 4) this test is to be conducted using a single tuner. 9-6. heat shock test (1 cycle=1h (-20deg.c; 0.5h, 70deg.c;0.5h), 50 cycles)) 1) after leaving dut at room temperature and humidity for 24h or longer, measure the initial value. 2) using the heat shock tester, apply heat shock to dut. after the test, measure the values. 3) must meet the specifications of table 19. 4) the contact resistance of f-connector must be less than 0.02 ohm. (*) 9-7. solderability of terminal pretreatment of heating terminal at 150deg.c for 1h is performed and leave it at room temperature for 2h or longer. immerse 1.9 mm le ngth of terminal (from the tip) to be soldered into rosin (jis-k-5902), isopropyl alcohol (jis-k-8839 or jis-k-1522, rosin concentration (10-35% range) approx. 25% by weight unless otherwise specified) or equivalent solution for 3?5s, and then immerse the length of the terminal into a pool of molten solder (sn/3.0ag/0.5cu, or equivalent) at 240 +/-2deg.c for 3s.dipped terminal portion shall be wetted by more than 95%. (excluding the cutting plane of the chassis) http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 14/19 sharp proprietary 9-8. soldering heat resistance immerse the terminal mounted on a pcb (1.6t thick) into solder at 3505deg.c for 3.0-3.5 seconds or at 260 +/-5deg.c for 10 +/-1 seconds. remove the pcb from the solder and leave it for 1 hour at room temperature. the test sample shall show no degradation in appearance and electrical characteristics. 9-9. esd protection table 18; esd test condition (iec61000-4-2 compliant) terminal limits condition rf_in (coaxial center) +/-6kv dc air discharge 150pf/330ohm, each 5 times others +/-200v dc contact discharge 150pf/330ohm, each 5 times table 19 item specification condition eb/no (initial values)+/-1db ber = 2e-4 at viterbi output pc=3/4 (*)method of measuring contact resistance center-contact insert the gauge pin( 0.8mm) to f-connector. measure the resistance between the gauge and the center-contact of f-connector. outer-shell connect the plug(3/8-32 unef-2b) to f-connector at 29.4n ? cm of the clamping torque. measure the resistance between the plug and chassis. (measuring device: milliohm meter) ? f-connector is made from iron. if the plating is peeled off, rust might occur to surface of f-connector. but it makes no influence of electric specifications, under contact resistance is less than 0.02 ohm. ? the cutting plane of chassis and shield cover is not plated, therefore rust might occur. but it makes no influence of electric specifications. http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 15/19 sharp proprietary fig 1. block diagram b1b (lnb b) agc amp. rf in b1a (lnb a) lpf agc control 90deg shifter (divider) hpf vco ??? pll i 2 c lpf b2 3.3v sda scl b3 3.3v vdd 2.5v data[7:0] clk err d/p sync nreset diseqc_out stv0288 rf out b4 3.3v lpf sda scl ix2505va http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 16/19 sharp proprietary b a rf in 1 2 3 4 5 6 7 8 9 10 b1b b1a b4 b2 nc nc nc sda scl b3 diseqc_out sync d/p err nreset vdd data_0 data_1 data_2 data_3 data_4 data_5 data_6 data_7 clk scl sda parallel data transport stream 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 nc 2.2k reset - + 470uf 2.5v 1nf - + 470uf 3.3v 3.3v 470uf 100 100 - + 56 1nf rf out fig 2. connection diagram pin list pin name pin no. pin description b1b 1 v oltage supply of lnb b. please ground it with a 1000pf ceramic capacitor. b1a 2 v oltage supply of lnb a. please ground it with a 1000pf ceramic capacitor. b4 3 3.3v supply for rf booster amp of tuner. b2 4 3.3v supply for the rf section. please keep a ripple at the power supply less than 10mvp-p. nc 5,6,7,10 it is not connected inside the unit. we advice to ground it. sda 8 scl 9 i 2 c bus. please connect a pull-up resistor which is more than 2k ohm outside of the tuner. b3 11 3.3v supply for stv0288 diseqc_out 12 pulse output for lnb vdd 13 2.5v supply for stv0288 data[7:0] 14,...,21 transport stream (ts) parallel data clk 22 transport stream byte clock. d/p 23 transport stream data valid signal sync 24 transport stream sync bit err 25 transport stream packet error signal nreset 26 reset signal input active low http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 17/19 sharp proprietary ????? ????? http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 18/19 sharp proprietary http://www..net/ datasheet pdf - http://www..net/
model no. spec no. page bs2f7vz7395 ec-06y04c 19/19 sharp proprietary packaging details 4 7 0 4 3 4 180 antistatic_sheet x1 unit :mm quantity :200pcs http://www..net/ datasheet pdf - http://www..net/


▲Up To Search▲   

 
Price & Availability of BS2F7V7395

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X