![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
hys72t128001ep?[25f/2.5/3/3s]?c2 hys72t2560xxep?[25f/2.5/3/3s]?c2 hys72t512xx0ep?[25f/2.5/3/3s]?c2 240-pin registered ddr2 sdram modules rdimm sdram rohs compliant advance internet data sheet rev. 0.60 january 2008
advance internet data sheet hys72t[128/256/512]xxx ep?[25f/2.5/3/3s]?c2 registerd ddr2 sdram module qag_techdoc_rev411 / 3.31 qag / 2007-01-22 2 01282008-m0xd-qk3t we listen to your comments any information within this document that yo u feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the quality of this document. please send your proposal (including a reference to this document) to: techdoc@qimonda.com hys72t128001ep?[25f/2.5/3/3s]?c2, hys72t2560xxep?[ 25f/2.5/3/3s]?c2, hys72t512xx0ep?[25f/2.5/3/3s]?c2 advance revision history: 2008-01, rev. 0.60 page subjects (major chang es since last revision) all added product type hys72t256021ep-[25f/2.5/3s]-c 2 and hys72t512040ep-[25f/ 2.5/3s]-c2 and adapted to internet edition. previous revision: rev. 0.51, 2007-11 31-34 idd values updated. previous revision: rev. 0.50, 2007-09 all new document. hys72t[128/256/512]xxx ep?[25f/2.5/3/3s]?c2 registerd ddr2 sdram module advance internet data sheet rev. 0.60, 2008-01 3 01282008-m0xd-qk3t 1 overview this chapter gives an overview of the 240-pin registered ddr2 sdram modules product family with parity bit for address and control bus and describes its main characteristics. 1.1 features ? 240-pin pc2-6400 and pc2-5300 ddr2 sdram memory modules. ? one rank 128m 72, 256m 72 , two rank 256m 72, 512m 72 and four rank 512m 72 module organization, and 128m 8, 256m 4 chip organization. ? 4gb, 2gb, 1gb modules built with 1gbit ddr2 sdrams in chipsize package pg-tfbga-60. ? standard double-data-rate-two synchronous drams (ddr2 sdram) with a single + 1.8 v ( 0.1 v) power supply. ? all speed grades faster than ddr2-400 comply with ddr2-400 timing specifications. ? programmable cas latencies (3, 4, 5 and 6 ), burst length (8 & 4). ? auto refresh (cbr) and self refresh. ? auto refresh for temperatures above 85 c t refi = 3.9 s. ? programmable self refres h rate via emrs2 setting. ? programmable partial array refresh via emrs2 settings. ? dcc enabling via emrs2 setting. ? all inputs and outputs sstl_1.8 compatible. ? off-chip driver impedance adjustment (ocd) and on-die termination (odt). ? serial presence detect with e 2 prom. ? dimensions (nominal): 30 mm high, 133.35 mm wide ? based on standard reference la youts raw cards 'z', ?z?, 'h', 'f' and 'g'. ? rohs compliant products 1) . table 1 performance table 1) rohs compliant product: restriction of the use of certain hazar dous substances (rohs) in el ectrical and electronic equipment as defined in the directive 2002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include m ercury, lead, cadmium, hexavalent chromium, polybro minated biphenyls and polybrominated biphenyl ethers. qag speed code ?25f ?2.5 ?3 ?3s unit dram speed grade ddr2 ?800d ?800e ?667c ?667d module speed grade pc2 ?6400d ?6400e ?5300c ?5300d cas-rcd-rp latencies 5?5?5 6?6?6 4?4?4 5?5?5 t ck max. clock frequency cl3 f ck3 200 200 200 200 mhz cl4 f ck4 266 266 333 266 mhz cl5 f ck5 400 333 333 333 mhz cl6 f ck6 ?400??mhz min. ras-cas-delay t rcd 12.5 15 12 15 ns min. row precharge time t rp 12.5 15 12 15 ns min. row active time t ras 45 45 45 45 ns precharge-all (8 banks) command period t prea 15 17.5 15 18 ns hys72t[128/256/512]xxx ep?[25f/2.5/3/3s]?c2 registerd ddr2 sdram module advance internet data sheet rev. 0.60, 2008-01 4 01282008-m0xd-qk3t 1.2 description the qimonda hys72t[128/256/512]xxxep?[25f/2.5/3/3s]? c2 module family are registered dimm modules ?rdimms? with parity bit for address and control bus and 30 mm height based on ddr2 technology. dimms are available as ecc modules in 128m 72 (1gb), 256m 72 (2gb), 512m 72 (4gb) in organization and density, intended for mounting into 240-pin connector sockets. the memory array is designed with 1 gbit double-data- rate-two (ddr2) synchronous drams. all control and address signals are re-driven on the dimm using register devices and a pll for the clock distribution. this reduces capacitive loading to the system bus, but adds one cycle to the sdram timing. decoupling capacitors are mounted on the pcb board. the dimms feat ure serial presence detect based on a serial e 2 prom device using the 2-pin i 2 c protocol. the first 128 bytes are programmed with configuration data and are write protected; the second 128 bytes are available to the customer. table 2 ordering information product type 1) 1) for detailed information regarding product type of qimonda pleas e see chapter "product type nomenclature" of this datasheet. compliance code 2) 2) the compliance code is printed on the module label and descr ibes the speed grade, for example "pc2?6400p?555?12?zz" where 640 0p means registered dimm with parity bit modules with 6.40 gb/sec module bandwidth and "555?12" means column address strobe (cas) latency =5, row column delay (rcd) latency = 5 and row precharge (rp) latency = 5 using the jede c spd revision 1.2 and produced on the raw card "z". description sdram technology pc2-6400 (5-5-5) hys72t512040ep-25f-c2 4gb 4r 8 pc2?6400p?555?12?zz 4 ranks, ecc 1gbit ( 8) hys72t512220ep-25f-c2 4gb 2r 4 pc2?6400p?555?12?zz 2 ranks, ecc 1gbit ( 4) hys72t256021ep-25f-c2 2gb 2r 8 pc2?6400p?555?12?g0 2 ranks, ecc 1gbit ( 8) hys72t256000ep-25f-c2 2gb 1r 4 pc2?6400p?555?12?h0 1 rank, ecc 1gbit ( 4) hys72t128001ep-25f-c2 1gb 1r 8 pc2?6400p?555?12?f0 1 rank, ecc 1gbit ( 8) pc2-6400 (6-6-6) hys72t512040ep-2.5-c2 4gb 4r 8 pc2?6400p?666?12?zz 4 ranks, ecc 1gbit ( 8) hys72t512220ep-2.5-c2 4gb 2r 4 pc2?6400p?666?12?zz 2 ranks, ecc 1gbit ( 4) hys72t256021ep-2.5-c2 2gb 2r 8 pc2?6400p?666?12?g0 2 ranks, ecc 1gbit ( 8) hys72t256000ep-2.5-c2 2gb 1r 4 pc2?6400p?666?12?h0 1 rank, ecc 1gbit ( 4) hys72t128001ep-2.5-c2 1gb 1r 8 pc2?6400p?666?12?f0 1 rank, ecc 1gbit ( 8) pc2-5300 (4-4-4) HYS72T512220EP-3-C2 4gb 2r 4 pc2?5300p?444?12?zz 2 ranks, ecc 1gbit ( 4) hys72t256000ep-3-c2 2gb 1r 4 pc2?5300p?444?12?h0 1 rank, ecc 1gbit ( 4) hys72t128001ep-3-c2 1gb 1r 8 pc2?5300p?444?12?f0 1 rank, ecc 1gbit ( 8) pc2-5300 (5-5-5) hys72t512040ep-3s-c2 4gb 4r 8 pc2?5300p?555?12?zz 4 ranks, ecc 1gbit ( 8) hys72t512220ep-3s-c2 4gb 2r 4 pc2?5300p?555?12?zz 2 ranks, ecc 1gbit ( 4) hys72t256021ep-3s-c2 2gb 2r 8 pc2?5300p?555?12?g0 2 ranks, ecc 1gbit ( 8) hys72t256000ep-3s-c2 2gb 1r 4 pc2?5300p?555?12?h0 1 rank, ecc 1gbit ( 4) hys72t128001ep-3s-c2 1gb 1r 8 pc2?5300p?555?12?f0 1 rank, ecc 1gbit ( 8) hys72t[128/256/512]xxx ep?[25f/2.5/3/3s]?c2 registerd ddr2 sdram module advance internet data sheet rev. 0.60, 2008-01 5 01282008-m0xd-qk3t table 3 address format table 4 components on modules dimm density module organization memory ranks ecc/ non-ecc # of sdrams # of row/bank/column bits raw card 4gb 512m 72 4 ecc 36 14/3/10 z 4gb 512m 72 2 ecc 36 14/3/11 z 2gb 256m 72 2 ecc 18 14/3/10 g 2gb 256m 72 1 ecc 18 14/3/11 h 1gb 128m 72 1 ecc 9 14/3/10 f product type 1)2) 1) green product 2) for a detailed description of all functionalities of the dram components on these modules see the component data sheet. dram components 1) dram density dram organisation hys72t512040ep hyb18t1g800c2f 1gbit 128m 8 hys72t512220ep hyb18t1g400c2f 1gbit 256m 4 hys72t256021ep hyb18t1g800c2f 1gbit 128m 8 hys72t256000ep hyb18t1g400c2f 1gbit 256m 4 hys72t128001ep hyb18t1g800c2f 1gbit 128m 8 hys72t[128/256/512]xxx ep?[25f/2.5/3/3s]?c2 registerd ddr2 sdram module advance internet data sheet rev. 0.60, 2008-01 6 01282008-m0xd-qk3t 2 pin configurations 2.1 pin configurations the pin configuration of the registered ddr2 sdram dimm is listed by function in table 5 (240 pins). the abbreviations used in columns pin and buffer type are explained in table 6 and table 7 respectively. the pin numbering is depicted in figure 1 . table 5 pin configuration of rdimm pin no. name pin type buffer type function clock signals 185 ck0 i sstl clock signal ck0, complementary clock signal ck0 the system clock inputs. all addre ss and command lin es are sampled on the cross point of the rising edge of ck and the falling edge of ck . a delay locked loop (dll) circuit is driven from the clock inputs and output timing for read operations is synchronized to the input clock. 186 ck0 i sstl 52 cke0 i sstl clock enables 1:0 activates the ddr2 sdram ck signal when high and deactivates the ck signal when low. by deacti vating the clocks, cke0 initiates the power down mode or the self refresh mode. note: 2-ranks module 171 cke1 i sstl nc nc ? not connected note: 1-rank module control signals 193 s0 i sstl chip select enables the associated ddr2 sdram command decoder when low and disables the command decoder when high. when the command decoder is disabled, new commands are ignored but previous operations continue. rank 0 is selected by s0 rank 1 is selected by s1 the input signals also disable all ou tputs (except cke and odt) of the register(s) on the dimm when both inputs are high. when s is high, all register outputs (except ck, odt and chip select) remain in the previous state. note: 2-ranks module 76 s1 i sstl nc nc ? not connected note: 1-rank module hys72t[128/256/512]xxx ep?[25f/2.5/3/3s]?c2 registerd ddr2 sdram module advance internet data sheet rev. 0.60, 2008-01 7 01282008-m0xd-qk3t 220 s2 i sstl rank 2 is selected by s2 nc nc ? not connected note: 1-rank, 2-ranks module 221 s3 i sstl rank 3 is selected by s3 nc nc ? not connected note: 1-rank, 2-ranks module 192 ras i sstl row address strobe (ras), column address strobe (cas), write enable (we) when sampled at the cross point of the rising edge of ck, and falling edge of ck , ras , cas and we define the operation to be executed by the sdram. 74 cas i sstl 73 we i sstl 18 reset icmos register reset the reset pin is connected to the rst pin on the register and to the oe pin on the pll. when low, all register outputs will be driven low and the pll clocks to the drams and the register(s) will be set to low- level. the pll will remain synchronized with the input clock. address signals 71 ba0 i sstl bank address bus 1:0 selects internal sdram memory bank 190 ba1 i sstl 54 ba2 i sstl bank address bus 2 greater than 512mb ddr2 sdrams nc i sstl not connected less than 1gb ddr2 sdrams 188 a0 i sstl address bus 12:0, address signal 10/autoprecharge during a bank activate command cycle, defines the row address when sampled at the crosspoint of the ri sing edge of ck and falling edge of ck . during a read or write command cycle, defines the column address when sampled at the cross poi nt of the rising edge of ck and falling edge of ck . in addition to the column address, ap is used to invoke autoprecharge operation at the end of the burst read or write cycle. if ap is high, autoprecharge is selected and ba[2: 0] defines the bank to be precharged. if ap is low, autoprecharge is disabled. during a precharge command cycle, ap is used in conjunction with ba[2:0] to control which bank(s) to precharge. if ap is high, all banks will be precharged regardless of the st ate of ba[2:0] in puts. if ap is low, then ba[2:0] are used to define which bank to precharge. 183 a1 i sstl 63 a2 i sstl 182 a3 i sstl 61 a4 i sstl 60 a5 i sstl 180 a6 i sstl 58 a7 i sstl 179 a8 i sstl 177 a9 i sstl 70 a10 i sstl ap i sstl 57 a11 i sstl 176 a12 i sstl 196 a13 i sstl address signal 13 nc nc ? not connected note: non ca parity modules based on 256 mbit component pin no. name pin type buffer type function hys72t[128/256/512]xxx ep?[25f/2.5/3/3s]?c2 registerd ddr2 sdram module advance internet data sheet rev. 0.60, 2008-01 8 01282008-m0xd-qk3t 174 a14 i sstl address signal 14 note: ca parity module nc nc ? not connected note: non ca parity module. less than 1 gbit per dram die. 173 a15 i sstl address signal 14 note: ca parity module nc nc ? not connected note: non ca parity module. less than 1 gbit per dram die. data signals 3 dq0 i/o sstl data bus 63:0 data input/output pins 4 dq1 i/o sstl 9 dq2 i/o sstl 10 dq3 i/o sstl 122 dq4 i/o sstl 123 dq5 i/o sstl 128 dq6 i/o sstl 129 dq7 i/o sstl 12 dq8 i/o sstl 13 dq9 i/o sstl 21 dq10 i/o sstl 22 dq11 i/o sstl 131 dq12 i/o sstl 132 dq13 i/o sstl 140 dq14 i/o sstl 141 dq15 i/o sstl 24 dq16 i/o sstl 25 dq17 i/o sstl 30 dq18 i/o sstl 31 dq19 i/o sstl 143 dq20 i/o sstl 144 dq21 i/o sstl 149 dq22 i/o sstl 150 dq23 i/o sstl 33 dq24 i/o sstl 34 dq25 i/o sstl 39 dq26 i/o sstl 40 dq27 i/o sstl 152 dq28 i/o sstl 153 dq29 i/o sstl 158 dq30 i/o sstl pin no. name pin type buffer type function hys72t[128/256/512]xxx ep?[25f/2.5/3/3s]?c2 registerd ddr2 sdram module advance internet data sheet rev. 0.60, 2008-01 9 01282008-m0xd-qk3t 159 dq31 i/o sstl data bus 63:0 data input/output pins 80 dq32 i/o sstl 81 dq33 i/o sstl 86 dq34 i/o sstl 87 dq35 i/o sstl 199 dq36 i/o sstl 200 dq37 i/o sstl 205 dq38 i/o sstl 206 dq39 i/o sstl 89 dq40 i/o sstl 90 dq41 i/o sstl 95 dq42 i/o sstl 96 dq43 i/o sstl 208 dq44 i/o sstl 209 dq45 i/o sstl 214 dq46 i/o sstl 215 dq47 i/o sstl 98 dq48 i/o sstl 99 dq49 i/o sstl 107 dq50 i/o sstl 108 dq51 i/o sstl 217 dq52 i/o sstl 218 dq53 i/o sstl 226 dq54 i/o sstl 227 dq55 i/o sstl 110 dq56 i/o sstl 111 dq57 i/o sstl 116 dq58 i/o sstl 117 dq59 i/o sstl 229 dq60 i/o sstl 230 dq61 i/o sstl 235 dq62 i/o sstl 236 dq63 i/o sstl check bits 42 cb0 i/o sstl check bits 7:0 check bit input / output pins note: nc on non-ecc module 43 cb1 i/o sstl 48 cb2 i/o sstl 49 cb3 i/o sstl pin no. name pin type buffer type function hys72t[128/256/512]xxx ep?[25f/2.5/3/3s]?c2 registerd ddr2 sdram module advance internet data sheet rev. 0.60, 2008-01 10 01282008-m0xd-qk3t 161 cb4 i/o sstl check bits 7:0 check bit input / output pins note: nc on non-ecc module 162 cb5 i/o sstl 167 cb6 i/o sstl 168 cb7 i/o sstl data strobe bus 7 dqs0 i/o sstl data strobes bus 17:0 and complementary data strobe bus 17:0 the data strobes, associated wi th one data byte, sourced with data transfers. in write mode, the data st robe is sourced by the controller and is centered in the data window. in read mode the data strobe is sourced by the ddr2 sdram and is sent at the leading edge of the data window. dqs signals are complements, and timing is relative to the crosspoint of respective dqs and dqs. if the module is to be operated in single ended strobe mode, all dqs signals must be tied on the system board to v ss through a 20 ? to 10 k ? resistor and ddr2 sdram mode registers programmed appropriately. 6 dqs0 i/o sstl 16 dqs1 i/o sstl 15 dqs1 i/o sstl 28 dqs2 i/o sstl 27 dqs2 i/o sstl 37 dqs3 i/o sstl 36 dqs3 i/o sstl 84 dqs4 i/o sstl 83 dqs4 i/o sstl 93 dqs5 i/o sstl 92 dqs5 i/o sstl 105 dqs6 i/o sstl 104 dqs6 i/o sstl 114 dqs7 i/o sstl 113 dqs7 i/o sstl 46 dqs8 i/o sstl 45 dqs8 i/o sstl 125 dqs9 i/o sstl 126 dqs9 i/o sstl 134 dqs10 i/o sstl 135 dqs10 i/o sstl 146 dqs11 i/o sstl 147 dqs11 i/o sstl 155 dqs12 i/o sstl 156 dqs12 i/o sstl 202 dqs13 i/o sstl 203 dqs13 i/o sstl 211 dqs14 i/o sstl 212 dqs14 i/o sstl 223 dqs15 i/o sstl 224 dqs15 i/o sstl 232 dqs16 i/o sstl pin no. name pin type buffer type function hys72t[128/256/512]xxx ep?[25f/2.5/3/3s]?c2 registerd ddr2 sdram module advance internet data sheet rev. 0.60, 2008-01 11 01282008-m0xd-qk3t 233 dqs16 i/o sstl data strobes bus 17:0 and complementary data strobe bus 17:0 164 dqs17 i/o sstl 165 dqs17 i/o sstl data mask 125 dm0 i sstl data masks 8:0 the data write masks, a ssociated with one data byte. in write mode, dm operates as a byte mask by allowing input data to be written if it is low but blocks the write operation if it is high. in read mode, dm lines have no effect. note: 8 based module 134 dm1 i sstl 146 dm2 i sstl 155 dm3 i sstl 202 dm4 i sstl 211 dm5 i sstl 223 dm6 i sstl 232 dm7 i sstl 164 dm8 i sstl eeprom 120 scl i cmos serial bus clock this signal is used to clock dat a into and out of the spd eeprom. 119 sda i/o od serial bus data this is a bidirectional pin used to tr ansfer data into or out of the spd eeprom. a resistor must be connected from sda to v ddspd on the motherboard to act as a pull-up. 239 sa0 i cmos serial address select bus 2:0 these signals are tied at the system planar to either v ss or v ddspd to configure the serial spd eeprom address range 240 sa1 i cmos 101 sa2 i cmos parity 55 err_out ocmos parity bits note: only for modules with parity bit for address and control bus. not connected on non-parity registered modules. 68 par_in i cmos power supplies 1 v ref ai ? i/o reference voltage reference voltage for the sstl-18 inputs. 238 v ddspd pwr ? eeprom power supply serial eeprom positive power supply, wired to a separated power pin at the connector which supports from 1.7 volt to 3.6 volt. 51, 56, 62, 72, 75, 78, 170, 175, 181, 191, 194 v ddq pwr ? i/o driver power supply power and ground for the ddr sdram 53, 59, 64, 67, 69, 172, 178, 184, 187, 189, 197 v dd pwr ? power supply power and ground for the ddr sdram pin no. name pin type buffer type function hys72t[128/256/512]xxx ep?[25f/2.5/3/3s]?c2 registerd ddr2 sdram module advance internet data sheet rev. 0.60, 2008-01 12 01282008-m0xd-qk3t table 6 abbreviations for buffer type 2, 5, 8, 11, 14, 17, 20, 23, 26, 29, 32, 35, 38, 41, 44, 47, 50, 65, 66, 79, 82, 85, 88, 91, 94, 97, 100, 103, 106, 109, 112, 115, 118, 121, 124, 127, 130, 133, 136, 139, 142, 145, 148, 151, 154, 157, 160, 163, 166, 169, 198, 201, 204, 207, 210, 213, 216, 219, 222, 225, 228, 231, 234, 237 v ss gnd ? ground plane power and ground for the ddr sdram other pins 19, 102, 137, 138, nc nc ? not connected pins not connected on qimonda rdimm?s 195 odt0 i sstl on-die termination control 1:0 asserts on-die termination for dq, dm, dqs, and dqs signals if enabled via the ddr2 sdram mode register. note: 2-ranks module 77 odt1 i sstl nc nc ? note: 1-rank modules abbreviation description sstl serial stub terminated logic (sstl_18) cmos cmos levels od open drain. the corresponding pin has 2 oper ational states, active low and tristate, and allows multiple devices to share as a wire-or. pin no. name pin type buffer type function hys72t[128/256/512]xxx ep?[25f/2.5/3/3s]?c2 registerd ddr2 sdram module advance internet data sheet rev. 0.60, 2008-01 13 01282008-m0xd-qk3t table 7 abbreviations for pin type abbreviation description i standard input-only pin. digital levels. o output. digital levels. i/o i/o is a bidirectional input/output signal. ai input. analog levels. pwr power gnd ground nu not usable nc not connected hys72t[128/256/512]xxx ep?[25f/2.5/3/3s]?c2 registerd ddr2 sdram module advance internet data sheet rev. 0.60, 2008-01 14 01282008-m0xd-qk3t figure 1 pin configuration for rdimm (240 pins) 0 3 3 7 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 9 5 ( ) ' 4 9 6 6 ' 4 6 ' 4 9 6 6 ' 4 ' 4 6 9 6 6 1 & 9 6 6 ' 4 ' 4 6 9 6 6 ' 4 ' 4 9 6 6 ' 4 6 5 ( 6 ( 7 9 6 6 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q ' 4 ' 4 9 6 6 ' 4 6 ' 4 9 6 6 ' 4 ' 4 6 9 6 6 ' 4 & |