![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
www.lansdale.com page 1 of 12 issue 0 ml145146 4 bit data bus input pll frequency synthesizer legacy device: motorola mc145146-2 the ml145146 is programmed by a 4?it input, with strobe and address lines. the device features consist of a reference oscillator, 12?it programmable reference divider, digital phase detector, 10?it programmable divide?y? counter, 7?it divide?y? counter, and the necessary latch circuitry for accepting the 4?it input data. ? operating temperature range: t a ?40 to +85? ? low power consumption through the use of cmos technology ? 3.0 to 9.0 v supply range ? programmable reference divider for values between 3 and 4095 ? dual?odulus 4?it data bus programming ? n range = 3 to 1023, a range= 0 to 127 ? ?inearized?digital phase detector enhances transfer function linearity ? two error signal options: single?nded (three?tate) double?nded p dip 20 = rp plastic dip case 738 sog 20 w = -6p sog package case 751d 20 1 20 1 cross reference/ordering information motorola p dip 20 mc145146p2 ml145146rp sog 20w mc145146dw2 ML145146-6P lansdale package note : lansdale lead free ( pb ) product, as it becomes available, will be identified by a part number prefix change from ml to mle . pin assignment v dd v ss f in d0 d1 a1 a0 osc out osc in pd out 5 4 3 2 1 10 9 8 7 6 14 15 16 17 18 19 20 11 12 13 v r f r d3 d2 a2 st ld f v mc interfaces with dual?odulus prescalers block diagram modulus control (mc) 7?it a counter control logic pd out ld lock detect phase detector b phase detector a st a0 a1 a2 d3 d2 d1 d0 12?it r counter latches latch control circuitry 10?it n counter osc in osc out f in l5 l6 l7 l2 l3 l4 l0 l1 f r v r f v
lansdale semiconductor, inc. ml145146 www.lansdale.com page 2 of 12 issue 0 lansdale semiconductor, inc. ml145146 www.lansdale.com page 3 of 12 issue 0 lansdale semiconductor, inc. ml145146 www.lansdale.com page 4 of 12 issue 0 lansdale semiconductor, inc. ml145146 www.lansdale.com page 5 of 12 issue 0 lansdale semiconductor, inc. ml145146 www.lansdale.com page 6 of 12 issue 0 pin descriptions input pins d0 - d3 data inputs (pins 2, 1, 20, 19) information at these inputs is transferred to the internal latches when the st input is in the high state. d3 (pin 19) is the most significant bit. f in frequency input (pin 3) input to ? portion of synthesizer f in is typically derived from loop vco and is ac coupled into pin 3. for larger amplitude signals (standard cmos ?logic levels) dc coupling may be used. osc in /osc out reference oscillator input/output (pins 7 and 8) these pins form an on?hip reference oscillator when con- nected to terminals of an external parallel resonant crystal. frequency setting capacitors of appropriate value must be con- nected from osc in to ground and osc out to ground. osc in may also serve as input for an externally?enerated reference signal. this signal is typically ac coupled to osc in , but for larger amplitude signals (standard cmos?ogic levels) dc coupling may also be used. in the external reference mode, no connection is required to osc out . a0 - a2 address inputs (pins 9, 10, 11) a0, a1 and a2 are used to define which latch receives the information on the data input lines. the addresses refer to the following latches. st strobe transfer (pin 12) the rising edge of strobe transfers data into the addressed latch. the falling edge of strobe latches data into the latch. this pin should normally be held low to avoid loading latches with invalid data. output pins pdout single?nded phase detector output (pin 5) three?tate output of phase detector for use as loop error signal. frequency f v >f r or f v leading: negative pulses frequency f v |