Part Number Hot Search : 
00103 U16C15PT FFCKS5H0 NTE123 TGA2701 RV62HR MAX4112 RHNJ6
Product Description
Full Text Search
 

To Download OMAP-L137 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 OMAP-L137 low-power applications processor 1.1 features OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 ? six alu (32-/40-bit) functional units applications supports 32-bit integer, sp (ieee single ? industrial control precision/32-bit) and dp (ieee double ? usb, networking precision/64-bit) floating point ? high-speed encoding supports up to four sp additions per ? professional audio clock, four dp additions every 2 software support clocks ? ti dsp/bios? supports up to two floating point (sp or dp) approximate reciprocal or ? chip support library and dsp library square root operations per cycle dual core soc ? two multiply functional units ? 300-mhz arm926ej-s? risc mpu mixed-precision ieee floating point ? 300-mhz c674x? vliw dsp multiply supported up to: arm926ej-s core ? 2 sp x sp -> sp per clock ? 32-bit and 16-bit (thumb?) instructions ? 2 sp x sp -> dp every two clocks ? dsp instruction extensions ? 2 sp x dp -> dp every three clocks ? single cycle mac ? 2 dp x dp -> dp every four clocks ? arm? jazelle? technology fixed point multiply supports two 32 x ? embeddedice-rt? for real-time debug 32-bit multiplies, four 16 x 16-bit arm9 memory architecture multiplies, or eight 8 x 8-bit multiplies per clock cycle, and complex multiples c674x instruction set features ? instruction packing reduces code size ? superset of the c67x+? and c64x+? isas ? all instructions conditional ? 2400/1800 c674x mips/mflops ? hardware support for modulo loop ? byte-addressable (8-/16-/32-/64-bit data) operation ? 8-bit overflow protection ? protected mode operation ? bit-field extract, set, clear ? exceptions support for error detection and ? normalization, saturation, bit-counting program redirection ? compact 16-bit instructions 128k-byte ram shared memory c674x two level cache memory architecture two external memory interfaces: ? 32k-byte l1p program ram/cache ? emifa ? 32k-byte l1d data ram/cache nor (8-/16-bit-wide data) ? 256k-byte l2 unified mapped ram/cache nand (8-/16-bit-wide data) ? flexible ram/cache partition (l1 and l2) 16-bit sdram with 128mb address ? 1024k-byte l2 rom space enhanced direct-memory-access controller 3 ? emifb (edma3): 32-bit or 16-bit sdram with 256mb ? 2 transfer controllers address space ? 32 independent dma channels three configurable 16550 type uart modules: ? 8 quick dma channels ? uart0 with modem control signals ? programmable transfer burst size ? 16-byte fifo tms320c674x? floating point vliw dsp core ? 16x or 13x oversampling option ? load-store architecture with non-aligned lcd controller support two serial peripheral interfaces (spi) each ? 64 general-purpose registers (32 bit) please be aware that an important notice concerning availability, standard warranty, and use in critical applications of texas instruments semiconductor products and disclaimers thereto appears at the end of this document. c674x, tms320c6000, c6000 are trademarks of texas instruments. arm926ej-s is a trademark of arm limited. all other trademarks are the property of their respective owners. product preview information concerns products in the copyright ? 2008?2008, texas instruments incorporated formative or design phase of development. characteristic data and other specifications are design goals. texas instruments reserves the right to change or discontinue these products without notice. product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com with one chip-select separate power rail multimedia card (mmc)/secure digital (sd) one 64-bit general-purpose timer card interface with secure data i/o (sdio) (configurable as two 32-bit timers) two master/slave inter-integrated circuit (i 2 c one 64-bit general-purpose timer (watch bus?) dog) usb 1.1 ohci (host) with integrated phy three enhanced pulse width modulators (usb1) (ehrpwm): ? dedicated 16-bit time-base counter with usb 2.0 otg port with integrated phy (usb0) period and frequency control ? usb 2.0 high-/full-speed client ? 6 single edge, 6 dual edge symmetric or 3 ? usb 2.0 high-/full-/low-speed host dual edge asymmetric outputs ? end point 0 (control) ? dead-band generation ? end points 1,2,3,4 (control, bulk, interrupt ? pwm chopping by high-frequency carrier or isoc) rx and tx ? trip zone input three multichannel audio serial ports: three 32-bit enhanced capture modules ? transmit/receive clocks up to 50 mhz (ecap): ? six clock zones and 28 serial data pins ? configurable as 3 capture inputs or 3 ? supports tdm, i2s, and similar formats auxiliary pulse width modulator (apwm) ? dit-capable (mcasp2) outputs ? fifo buffers for transmit and receive ? single shot capture of up to four event 10/100 mb/s ethernet mac (emac): time-stamps ? ieee 802.3 compliant (3.3-v i/o only) two 32-bit enhanced quadrature encoder ? rmii media independent interface pulse modules (eqep) ? management data i/o (mdio) module 256-ball pb-free plastic ball grid array one host-port interface (hpi) with 16-bit-wide (pbga) [zkb suffix], 1.0-mm ball pitch muxed address/data bus for high bandwidth commercial or extended temperature real-time clock with 32 khz oscillator and 2 OMAP-L137 low-power applications processor submit documentation feedback product preview
1.2 trademarks OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 dsp/bios, tms320c6000, c6000, tms320, tms320c62x, and tms320c67x are trademarks of texas instruments. all trademarks are the property of their respective owners. submit documentation feedback OMAP-L137 low-power applications processor 3 product preview
1.3 description OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the OMAP-L137 is a low-power applications processor based on an arm926ej-s? and a c674x? dsp core. it provides significantly lower power than other members of the tms320c6000? platform of dsps. the OMAP-L137 enables oems and odms to quickly bring to market devices featuring robust operating systems support, rich user interfaces, and high processing performance life through the maximum flexibility of a fully integrated mixed processor solution. the dual-core architecture of the OMAP-L137 provides benefits of both dsp and reduced instruction set computer (risc) technologies, incorporating a high-performance tms320c674x dsp core and an arm926ej-s core. the arm926ej-s is a 32-bit risc processor core that performs 32-bit or 16-bit instructions and processes 32-bit, 16-bit, or 8-bit data. the core uses pipelining so that all parts of the processor and memory system can operate continuously. the arm core has a coprocessor 15 (cp15), protection module, and data and program memory management units (mmus) with table look-aside buffers. it has separate 16k-byte instruction and 16k-byte data caches. both are four-way associative with virtual index virtual tag (vivt). the arm core also has a 8kb ram (vector table) and 64kb rom. the OMAP-L137 dsp core uses a two-level cache-based architecture. the level 1 program cache (l1p) is a 32kb direct mapped cache and the level 1 data cache (l1d) is a 32kb 2-way set-associative cache. the level 2 program cache (l2p) consists of a 256kb memory space that is shared between program and data space. l2 also has a 1024kb rom. l2 memory can be configured as mapped memory, cache, or combinations of the two. although the dsp l2 is accessible by arm and other hosts in the system, an additional 128kb ram shared memory is available for use by other hosts without affecting dsp performance. the peripheral set includes: a 10/100 mb/s ethernet mac (emac) with a management data input/output (mdio) module; two inter-integrated circuit (i2c) bus interfaces; 3 multichannel audio serial port (mcasp) with 16/12/4 serializers and fifo buffers; 2 64-bit general-purpose timers each configurable (one configurable as watchdog); a configurable 16-bit host port interface (hpi); up to 8 banks of 16 pins of general-purpose input/output (gpio) with programmable interrupt/event generation modes, multiplexed with other peripherals; 3 uart interfaces (one with rts and cts); 3 enhanced high-resolution pulse width modulator (ehrpwm) peripherals; 3 32-bit enhanced capture (ecap) module peripherals which can be configured as 3 capture inputs or 3 auxiliary pulse width modulator (apwm) outputs; 2 32-bit enhanced quadrature pulse (eqep) peripherals; and 2 external memory interfaces: an asynchronous and sdram external memory interface (emifa) for slower memories or peripherals, and a higher speed memory interface (emifb) for sdram. the ethernet media access controller (emac) provides an efficient interface between the OMAP-L137 and the network. the emac supports both 10base-t and 100base-tx, or 10 mbits/second (mbps) and 100 mbps in either half- or full-duplex mode. additionally an management data input/output (mdio) interface is available for phy configuration. the hpi, i2c, spi, usb1.1 and usb2.0 ports allow the OMAP-L137 to easily control peripheral devices and/or communicate with host processors. the rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. for details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides. the OMAP-L137 has a complete set of development tools for both the arm and dsp. these include c compilers, a dsp assembly optimizer to simplify programming and scheduling, and a windows? debugger interface for visibility into source code execution. OMAP-L137 low-power applications processor 4 submit documentation feedback product preview
1.4 functional block diagram OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 note: not all peripherals are available at the same time due to multiplexing. submit documentation feedback OMAP-L137 low-power applications processor 5 product preview switched central resource (scr) 1024 kb l2 rom 256 kb l2 ram 32 kb l1 ram 32 kb l1 pgm 16 kb i-cache 16 kb d-cache aet 4 kb etb c674x? dsp cpu arm926ej-s cpu with mmu dsp subsystem arm subsystem jtag interface system control input clock(s) 64 kb rom 8 kb ram (vector table) power/sleep controller pin multiplexing rtc/ 32-khz osc pll/clock generator w/osc general- purpose timer general- purpose timer (watchdog) serial interfaces i c (2) 2 spi (2) uart (3) audio ports mcasp w/fifo (3) dma peripherals display internal memory lcd ctlr 128 kb ram external memory interfaces connectivity edma3 control timers epwm (3) ecap (3) eqep (2) (10/100) emac (rmii) mdio usb1.1 ohci ctlr phy usb2.0 otg ctlr phy hpi mmc/sd (8b) emifa(8b/16b) nand/flash 16b sdram emifb sdram only (16b/32b)
contents OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com 6.2 recommended clock and control signal transition 1 OMAP-L137 low-power applications processor . 1 behavior ............................................. 79 1.1 features .............................................. 1 6.3 power supplies ...................................... 80 1.2 trademarks ........................................... 3 6.4 reset ................................................ 80 1.3 description ............................................ 4 6.5 crystal oscillator or external clock input ........... 81 1.4 functional block diagram ............................ 5 6.6 clock plls .......................................... 82 2 revision history ......................................... 7 6.7 interrupts ............................................ 85 3 device overview ......................................... 8 6.8 general-purpose input/output (gpio) .............. 96 3.1 device characteristics ................................ 8 6.9 edma ............................................... 99 3.2 device compatibility .................................. 9 6.10 external memory interface a (emifa) ............. 104 3.3 arm subsystem ...................................... 9 6.11 emifb peripheral registers description(s) ........ 114 3.4 dsp subsystem ..................................... 12 6.12 mmc / sd / sdio (mmcsd) ....................... 119 3.5 memory map summary ............................. 18 6.13 ethernet media access controller (emac) ........ 122 3.6 pin assignments .................................... 21 6.14 management data input/output (mdio) ........... 128 3.7 terminal functions .................................. 22 6.15 multichannel audio serial ports (mcasp0, mcasp1, 4 device configuration .................................. 38 and mcasp2) ...................................... 130 4.1 syscfg module .................................... 38 6.16 serial peripheral interface ports (spi0, spi1) ..... 146 4.2 pin multiplexing control registers .................. 39 6.17 ecap peripheral registers description(s) ........ 164 4.3 bus master priority configuration ................... 60 6.18 eqep peripheral registers description(s) ........ 167 4.4 chip configuration registers (cfgchip and 6.19 ehrpwm .......................................... 169 suspsrc) .......................................... 64 6.22 lcd controller ..................................... 173 4.5 arm/dsp communication registers ............... 71 6.23 timers .............................................. 188 4.6 device support ...................................... 72 6.24 inter-integrated circuit serial ports (i2c0, i2c1) .. 190 4.7 documentation support ............................. 73 6.25 universal asynchronous receiver/transmitter 5 device operating conditions ........................ 75 (uart) ............................................. 194 5.1 absolute maximum ratings over operating case 6.26 usb1 host controller registers (usb1.1 ohci) .. 196 temperature range (unless otherwise noted) .......................... 75 6.27 usb0 otg (usb2.0 otg) ........................ 197 5.2 recommended operating conditions ............... 76 6.32 power and sleep controller (psc) ................ 204 5.3 electrical characteristics over recommended 6.34 emulation logic .................................... 207 ranges of supply voltage and operating case 6.35 real time clock (rtc) ............................ 213 temperature (unless otherwise noted) ............ 77 7 mechanical packaging and orderable 6 peripheral information and electrical information ............................................. 216 specifications ........................................... 78 7.1 thermal data for zkb .............................. 216 6.1 parameter information .............................. 78 7.2 mechanical drawings .............................. 216 contents 6 submit documentation feedback product preview
2 revision history OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 note: page numbers for previous revisions may differ from page numbers in the current version. this data manual revision history highlights the changes made to the sprs563 device-specific data manual to make it an sprs563a revision. table 2-1. revision history see additions/modifications/deletions section 1.4 , functional block diagram updated the functional block diagram. submit documentation feedback revision history 7 product preview
3 device overview 3.1 device characteristics OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 3-1 provides an overview of the OMAP-L137 low power applications processor. the table shows significant features of the device, including the capacity of on-chip ram, peripherals, and the package type with pin count. table 3-1. characteristics of the OMAP-L137 processor hardware features OMAP-L137 emifb sdram only, 16/32-bit bus width emifa asynchronous (8/16-bit bus width) ram, flash, 16-bit sdram, nor, nand flash card interface mmc and sd cards supported. edma3 32 independent channels, 8 qdma channels, 2 transfer controllers 2 64-bit general purpose (configurable as 2 separate 32-bit timers, 1 configurable as timers watch dog) uart 3 (one with rts and cts flow control) spi 2 (each with one hardware chip select) i 2 c 2 (both master/slave) peripherals multichannel audio 3 (each with transmit/receive, fifo buffer, 16/12/4 serializers) serial port [mcasp] not all peripherals pins are available at the 10/100 ethernet mac same time (for more with management data 1 (rmii interface) detail, see the device i/o configurations section). ehrpwm 6 single edge, 6 dual edge symmetric, or 3 dual edge asymmetric outputs ecap 3 32-bit capture inputs or 3 32-bit auxiliary pwm outputs eqep 2 32-bit qep channels with 4 inputs/channel uhpi 1 (16-bit multiplexed address/data) usb 2.0 (usb0) high-speed otg controller with on-chip otg phy usb 1.1 (usb1) full-speed ohci (as host) with on-chip phy general-purpose 8 banks of 16-bit input/output port lcd controller 1 size (bytes) 488kb ram, 1088kb rom dsp 32kb l1 program (l1p)/cache (up to 32kb) 32kb l1 data (l1d)/cache (up to 32kb) 256kb unified mapped ram/cache (l2) 1024kb rom (l2) dsp memories can be made accessible to arm, edma3, and other peripherals. on-chip memory organization arm 16kb i-cache 16kb d-cache 8kb ram (vector table) 64kb rom additional shared memory 128kb ram c674x cpu id + cpu control status register 0x1400 rev id (csr.[31:16]) c674x megamodule revision id register 0x0000 revision (mm_revid[15:0]) jtag bsdl_id jtagid register 0x0b7d_f02f 674x dsp 300 mhz cpu frequency mhz arm926 300 mhz device overview 8 submit documentation feedback product preview
3.2 device compatibility 3.3 arm subsystem 3.3.1 arm926ej-s risc cpu OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 3-1. characteristics of the OMAP-L137 processor (continued) hardware features OMAP-L137 674x dsp 3.3 3 ns cycle time ns arm926 3.3 3 ns core (v) 1.2 v voltage i/o (v) 3.3 v package 17 mm x 17 mm, 256-ball 1 mm pitch, pbga (zkb) product preview (pp), advance information product status (ai), pp or production data (pd) the arm926ej-s risc cpu is compatible with other arm9 cpus from arm holdings plc. the c674x dsp core is code-compatible with the c6000? dsp platform and supports features of both the c64x+ and c67x+ dsp families. the arm subsystem includes the following features: arm926ej-s risc processor armv5tej (32/16-bit) instruction set little endian system control co-processor 15 (cp15) mmu 16kb instruction cache 16kb data cache write buffer embedded trace module and embedded trace buffer (etm/etb) arm interrupt controller the arm subsystem integrates the arm926ej-s processor. the arm926ej-s processor is a member of arm9 family of general-purpose microprocessors. this processor is targeted at multi-tasking applications where full memory management, high performance, low die size, and low power are all important. the arm926ej-s processor supports the 32-bit arm and 16 bit thumb instruction sets, enabling the user to trade off between high performance and high code density. specifically, the arm926ej-s processor supports the armv5tej instruction set, which includes features for efficient execution of java byte codes, providing java performance similar to just in time (jit) java interpreter, but without associated code overhead. the arm926ej-s processor supports the arm debug architecture and includes logic to assist in both hardware and software debug. the arm926ej-s processor has a harvard architecture and provides a complete high performance subsystem, including: arm926ej -s integer core cp15 system control coprocessor memory management unit (mmu) separate instruction and data caches write buffer separate instruction and data (internal ram) interfaces submit documentation feedback device overview 9 product preview
3.3.2 cp15 3.3.3 mmu 3.3.4 caches and write buffer OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com separate instruction and data ahb bus interfaces embedded trace module and embedded trace buffer (etm/etb) for more complete details on the arm9, refer to the arm926ej-s technical reference manual, available at http://www.arm.com the arm926ej-s system control coprocessor (cp15) is used to configure and control instruction and data caches, memory management unit (mmu), and other arm subsystem functions. the cp15 registers are programmed using the mrc and mcr arm instructions, when the arm in a privileged mode such as supervisor or system mode. a single set of two level page tables stored in main memory is used to control the address translation, permission checks and memory region attributes for both data and instruction accesses. the mmu uses a single unified translation lookaside buffer (tlb) to cache the information held in the page tables. the mmu features are: standard arm architecture v4 and v5 mmu mapping sizes, domains and access protection scheme. mapping sizes are: ? 1mb (sections) ? 64kb (large pages) ? 4kb (small pages) ? 1kb (tiny pages) access permissions for large pages and small pages can be specified separately for each quarter of the page (subpage permissions) hardware page table walks invalidate entire tlb, using cp15 register 8 invalidate tlb entry, selected by mva, using cp15 register 8 lockdown of tlb entries, using cp15 register 10 the size of the instruction cache is 16kb, data cache is 16kb. additionally, the caches have the following features: virtual index, virtual tag, and addressed using the modified virtual address (mva) four-way set associative, with a cache line length of eight words per line (32-bytes per line) and with two dirty bits in the dcache dcache supports write-through and write-back (or copy back) cache operation, selected by memory region using the c and b bits in the mmu translation tables critical-word first cache refilling cache lockdown registers enable control over which cache ways are used for allocation on a line fill, providing a mechanism for both lockdown, and controlling cache corruption dcache stores the physical address tag (pa tag) corresponding to each dcache entry in the tag ram for use during the cache line write-backs, in addition to the virtual address tag stored in the tag ram. this means that the mmu is not involved in dcache write-back operations, removing the possibility of tlb misses related to the write-back address. cache maintenance operations provide efficient invalidation of, the entire dcache or icache, regions of the dcache or icache, and regions of virtual memory. device overview 10 submit documentation feedback product preview
3.3.5 advanced high-performance bus (ahb) 3.3.6 embedded trace macrocell (etm) and embedded trace buffer (etb) 3.3.7 arm memory mapping OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 the write buffer is used for all writes to a noncachable bufferable region, write-through region and write misses to a write-back region. a separate buffer is incorporated in the dcache for holding write-back for cache line evictions or cleaning of dirty cache lines. the main write buffer has 16-word data buffer and a four-address buffer. the dcache write-back has eight data word entries and a single address entry. the arm subsystem uses the ahb port of the arm926ej-s to connect the arm to the config bus and the external memories. arbiters are employed to arbitrate access to the separate d-ahb and i-ahb by the config bus and the external memories bus. to support real-time trace, the arm926ej-s processor provides an interface to enable connection of an embedded trace macrocell (etm). the arm926es-j subsystem in the OMAP-L137 also includes the embedded trace buffer (etb). the etm consists of two parts: trace port provides real-time trace capability for the arm9. triggering facilities provide trigger resources, which include address and data comparators, counter, and sequencers. the OMAP-L137 trace port is not pinned out and is instead only connected to the embedded trace buffer. the etb has a 4kb buffer memory. etb enabled debug tools are required to read/interpret the captured trace data. by default the arm has access to most on and off chip memory areas, including the dsp internal memories, emifa, emifb, and the additional 128k byte on chip shared sram. likewise almost all of the on chip peripherals are accessible to the arm by default. to improve security and/or robustness the OMAP-L137 has extensive memory and peripheral protection units which can be configured to limit access rights to the various on / off chip resources to specific hosts; including the arm as well as other master peripherals. this allows the system tasks to be partitioned between the arm and dsp as best suites the particular application; while enhancing the overall robustness of the solution. see table 3-3 for a detailed top level OMAP-L137 memory map that includes the arm memory space. submit documentation feedback device overview 11 product preview
3.4 dsp subsystem OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the dsp subsystem includes the following features: c674x dsp cpu 32kb l1 program (l1p)/cache (up to 32kb) 32kb l1 data (l1d)/cache (up to 32kb) 256kb unified mapped ram/cache (l2) 1mb mask-programmable rom little endian figure 3-1. c674x megamodule block diagram 12 device overview submit documentation feedback instruction fetch c674x fixed/floating point cpu register file a register file b cache control memory protect bandwidth mgmt l1p 256 cache control memory protect bandwidth mgmt l1d 64 64 8 x 32 32k bytes l1d ram/ cache 32k bytes l1p ram/ cache 256 cache control memory protect bandwidth mgmt l2 256k bytes l2 ram 256 1m byte l2 rom 256 cfg mdma sdma emc power down interrupt controller idma 256 256 256 256 256 64 high performance switch fabric 64 64 64 configuration peripherals bus 32 product preview
3.4.1 c674x dsp cpu description OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 the c674x central processing unit (cpu) consists of eight functional units, two register files, and two data paths as shown in figure 3-2 . the two general-purpose register files (a and b) each contain 32 32-bit registers for a total of 64 registers. the general-purpose registers can be used for data or can be data address pointers. the data types supported include packed 8-bit data, packed 16-bit data, 32-bit data, 40-bit data, and 64-bit data. values larger than 32 bits, such as 40-bit-long or 64-bit-long values are stored in register pairs, with the 32 lsbs of data placed in an even register and the remaining 8 or 32 msbs in the next upper register (which is always an odd-numbered register). the eight functional units (.m1, .l1, .d1, .s1, .m2, .l2, .d2, and .s2) are each capable of executing one instruction every clock cycle. the .m functional units perform all multiply operations. the .s and .l units perform a general set of arithmetic, logical, and branch functions. the .d units primarily load data from memory to the register file and store results from the register file into memory. the c674x cpu combines the performance of the c64x+ core with the floating-point capabilities of the c67x core. each c674x .m unit can perform one of the following each clock cycle: one 32 x 32 bit multiply, one 16 x 32 bit multiply, two 16 x 16 bit multiplies, two 16 x 32 bit multiplies, two 16 x 16 bit multiplies with add/subtract capabilities, four 8 x 8 bit multiplies, four 8 x 8 bit multiplies with add operations, and four 16 x 16 multiplies with add/subtract capabilities (including a complex multiply). there is also support for galois field multiplication for 8-bit and 32-bit data. many communications algorithms such as ffts and modems require complex multiplication. the complex multiply (cmpy) instruction takes for 16-bit inputs and produces a 32-bit real and a 32-bit imaginary output. there are also complex multiplies with rounding capability that produces one 32-bit packed output that contain 16-bit real and 16-bit imaginary values. the 32 x 32 bit multiply instructions provide the extended precision necessary for high-precision algorithms on a variety of signed and unsigned 32-bit data types. the .l or (arithmetic logic unit) now incorporates the ability to do parallel add/subtract operations on a pair of common inputs. versions of this instruction exist to work on 32-bit data or on pairs of 16-bit data performing dual 16-bit add and subtracts in parallel. there are also saturated forms of these instructions. the c674x core enhances the .s unit in several ways. on the previous cores, dual 16-bit min2 and max2 comparisons were only available on the .l units. on the c674x core they are also available on the .s unit which increases the performance of algorithms that do searching and sorting. finally, to increase data packing and unpacking throughput, the .s unit allows sustained high performance for the quad 8-bit/16-bit and dual 16-bit instructions. unpack instructions prepare 8-bit data for parallel 16-bit operations. pack instructions return parallel results to output precision including saturation support. other new features include: sploop - a small instruction buffer in the cpu that aids in creation of software pipelining loops where multiple iterations of a loop are executed in parallel. the sploop buffer reduces the code size associated with software pipelining. furthermore, loops in the sploop buffer are fully interruptible. compact instructions - the native instruction size for the c6000 devices is 32 bits. many common instructions such as mpy, and, or, add, and sub can be expressed as 16 bits if the c674x compiler can restrict the code to use certain registers in the register file. this compression is performed by the code generation tools. instruction set enhancement - as noted above, there are new instructions such as 32-bit multiplications, complex multiplications, packing, sorting, bit manipulation, and 32-bit galois field multiplication. exceptions handling - intended to aid the programmer in isolating bugs. the c674x cpu is able to detect and respond to exceptions, both from internally detected sources (such as illegal op-codes) and from system events (such as a watchdog time expiration). privilege - defines user and supervisor modes of operation, allowing the operating system to give a basic level of protection to sensitive resources. local memory is divided into multiple pages, each with read, write, and execute permissions. submit documentation feedback device overview 13 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com time-stamp counter - primarily targeted for real-time operating system (rtos) robustness, a free-running time-stamp counter is implemented in the cpu which is not sensitive to system stalls. for more details on the c674x cpu and its enhancements over the c64x architecture, see the following documents: tms320c64x/c64x+ dsp cpu and instruction set reference guide (literature number spru732) tms320c64x technical overview (literature number spru395) 14 device overview submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 3-2. tms320c674x? cpu (dsp core) data paths submit documentation feedback device overview 15 product preview src2 src2 .d1 .m1 .s1 .l1 long src odd dst src2 src1 src1src1 src1 even dsteven dst odd dst dst1 dst src2 src2 src2 long src da1 st1bld1b ld1a st1a data path a odd register file a (a1, a3, a5...a31) odd register file b (b1, b3, b5...b31) .d2 src1 dst src2 da2 ld2a ld2b src2 .m2 src1 dst1 .s2 src1 even dst long src odd dst st2a st2b long src .l2 even dst odd dst src1 data path b control register 32 msb 32 lsb dst2 (a) 32 msb 32 lsb 2x1x 32 lsb 32 msb 32 lsb 32 msb dst2 (b) (b) (a) 8 8 8 8 32 32 32 32 (c) (c) even register file a (a0, a2, a4...a30) even register file b (b0, b2, b4...b30) (d) (d) (d) (d) a. on .m unit, dst2 is 32 msb. b. on .m unit, dst1 is 32 lsb. c. on c64x cpu .m unit, src2 is 32 bits; on c64x+ cpu .m unit, src2 is 64 bits. d. on .l and .s units, odd dst connects to odd register files and even dst connects to even register files.
3.4.2 dsp memory mapping 3.4.2.1 arm internal memories 3.4.2.2 external memories 3.4.2.3 dsp internal memories 3.4.2.4 c674x cpu OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the dsp memory map is shown in section 3.5 . by default the dsp also has access to most on and off chip memory areas, with the exception of the arm ram, rom, and aintc interrupt controller. the dsp also boots first, and must release the arm from reset before the arm can execute any code. this allows the dsp (the secure host) to configure the memory and io protection and ensure security first, before the arm can even attempt to access any of the device resources. additionally, the dsp megamodule includes the capability to limit access to its internal memories through its sdma port; without needing an external mpu unit. the dsp does not have access to the arm internal memory. the dsp has access to the following external memories: asynchronous emif / sdram / nand / nor flash (emifa) sdram (emifb) the dsp has access to the following dsp memories: l2 ram l1p ram l1d ram the c674x core uses a two-level cache-based architecture. the level 1 program cache (l1p) is 32 kb direct mapped cache and the level 1 data cache (l1d) is 32 kb 2-way set associated cache. the level 2 memory/cache (l2) consists of a 256 kb memory space that is shared between program and data space. l2 memory can be configured as mapped memory, cache, or a combination of both. table 3-2 shows a memory map of the c674x cpu cache registers for the device. table 3-2. c674x cache registers hex address range register acronym description 0x0184 0000 l2cfg l2 cache configuration register 0x0184 0020 l1pcfg l1p size cache configuration register 0x0184 0024 l1pcc l1p freeze mode cache configuration register 0x0184 0040 l1dcfg l1d size cache configuration register 0x0184 0044 l1dcc l1d freeze mode cache configuration register 0x0184 0048 - 0x0184 0ffc - reserved 0x0184 1000 edmaweight l2 edma access control register 0x0184 1004 - 0x0184 1ffc - reserved 0x0184 2000 l2alloc0 l2 allocation register 0 0x0184 2004 l2alloc1 l2 allocation register 1 0x0184 2008 l2alloc2 l2 allocation register 2 0x0184 200c l2alloc3 l2 allocation register 3 0x0184 2010 - 0x0184 3fff - reserved 0x0184 4000 l2wbar l2 writeback base address register 0x0184 4004 l2wwc l2 writeback word count register 0x0184 4010 l2wibar l2 writeback invalidate base address register 0x0184 4014 l2wiwc l2 writeback invalidate word count register device overview 16 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 3-2. c674x cache registers (continued) hex address range register acronym description 0x0184 4018 l2ibar l2 invalidate base address register 0x0184 401c l2iwc l2 invalidate word count register 0x0184 4020 l1pibar l1p invalidate base address register 0x0184 4024 l1piwc l1p invalidate word count register 0x0184 4030 l1dwibar l1d writeback invalidate base address register 0x0184 4034 l1dwiwc l1d writeback invalidate word count register 0x0184 4038 - reserved 0x0184 4040 l1dwbar l1d block writeback 0x0184 4044 l1dwwc l1d block writeback 0x0184 4048 l1dibar l1d invalidate base address register 0x0184 404c l1diwc l1d invalidate word count register 0x0184 4050 - 0x0184 4fff - reserved 0x0184 5000 l2wb l2 writeback all register 0x0184 5004 l2wbinv l2 writeback invalidate all register 0x0184 5008 l2inv l2 global invalidate without writeback 0x0184 500c - 0x0184 5027 - reserved 0x0184 5028 l1pinv l1p global invalidate 0x0184 502c - 0x0184 5039 - reserved 0x0184 5040 l1dwb l1d global writeback 0x0184 5044 l1dwbinv l1d global writeback with invalidate 0x0184 5048 l1dinv l1d global invalidate without writeback 0x0184 8000 ? 0x0184 80ff mar0 - mar63 reserved 0x0000 0000 ? 0x3fff ffff memory attribute registers for emifa sdram data (cs0) 0x4000 0000 ? 0x0184 8100 ? 0x0184 817f mar64 ? mar95 0x5fff ffff memory attribute registers for emifa async data (cs2) 0x6000 0000 ? 0x0184 8180 ? 0x0184 8187 mar96 - mar97 0x61ff ffff memory attribute registers for emifa async data (cs3) 0x6200 0000 ? 0x0184 8188 ? 0x0184 818f mar98 ? mar99 0x63ff ffff memory attribute registers for emifa async data (cs4) 0x6400 0000 ? 0x0184 8190 ? 0x0184 8197 mar100 ? mar101 0x65ff ffff memory attribute registers for emifa async data (cs5) 0x6600 0000 ? 0x0184 8198 ? 0x0184 819f mar102 ? mar103 0x67ff ffff 0x0184 81a0 ? 0x0184 81ff mar104 ? mar127 reserved 0x6800 0000 ? 0x7fff ffff memory attribute register for shared ram 0x8000 0000 ? 0x8001 ffff 0x0184 8200 mar128 reserved 0x8002 0000 ? 0x81ff ffff 0x0184 8204 ? 0x0184 82ff mar129 ? mar191 reserved 0x8200 0000 ? 0xbfff ffff memory attribute registers for emifb sdram data (cs2) 0xc000 0000 ? 0x0184 8300 ? 0x0184 837f mar192 ? mar223 0xdfff ffff 0x0184 8380 ? 0x0184 83ff mar224 ? mar255 reserved 0xe000 0000 ? 0xffff ffff see table 3-3 for a detailed top level OMAP-L137 memory map that includes the dsp memory space. submit documentation feedback device overview 17 product preview
3.5 memory map summary OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 3-3. OMAP-L137 top level memory map start address end address size arm mem dsp mem map edma mem map master lcdc map peripheral mem mem map map 0x0000 0000 0x006f ffff 6m + - 1024k 0x0070 0000 0x007f ffff 1024k - dsp l2 rom - 0x0080 0000 0x0083 ffff 256k - dsp l2 ram - 0x0084 0000 0x00df ffff 5m + - 768k 0x00e0 0000 0x00e0 7fff 32k - dsp l1p ram - 0x00e0 8000 0x00ef ffff 992k - 0x00f0 0000 0x00f0 7fff 32k - dsp l1d ram - 0x00f0 8000 0x017f ffff 8m + - 992k 0x0180 0000 0x0180 ffff 64k - dsp interrupt - controller 0x0181 0000 0x0181 0fff 4k - dsp powerdown - controller 0x0181 1000 0x0181 1fff 4k - dsp security id - 0x0181 2000 0x0181 2fff 4k - dsp revision id - 0x0181 3000 0x0181 ffff 52k - - - 0x0182 0000 0x0182 ffff 64k - dsp emc - 0x0183 0000 0x0183 ffff 64k - dsp internal - reserved 0x0184 0000 0x0184 ffff 64k - dsp memory - system 0x0185 0000 0x01bb ffff 3m + - 600k 0x01bc 0000 0x01bc 0fff 4k arm etb - memory 0x01bc 1000 0x01bc 17ff 2k arm etb reg - 0x01bc 1800 0x01bc 18ff 256 arm ice - crusher 0x01bc 1900 0x01bf ffff 260k - 0x01c0 0000 0x01c0 7fff 32k edma3 cc - 0x01c0 8000 0x01c0 83ff 1024 edma3 tc0 - 0x01c0 8400 0x01c0 87ff 1024 edma3 tc1 - 0x01c0 8800 0x01c0 ffff 30k - 0x01c1 0000 0x01c1 0fff 4k psc 0 - 0x01c1 1000 0x01c1 1fff 4k pll controller - 0x01c1 2000 0x01c1 3fff 8k - 0x01c1 4000 0x01c1 4fff 4k bootconfig - 0x01c1 5000 0x01c1 5fff 4k - 0x01c1 6000 0x01c1 6fff 4k - - 0x01c1 7000 0x01c1 7fff 4k - - 0x01c1 8000 0x01c1 ffff 32k - 0x01c2 0000 0x01c2 0fff 4k timer64p 0 - 0x01c2 1000 0x01c2 1fff 4k timer64p 1 - 0x01c2 2000 0x01c2 2fff 4k i2c 0 - 0x01c2 3000 0x01c2 3fff 4k rtc - 18 device overview submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 3-3. OMAP-L137 top level memory map (continued) start address end address size arm mem dsp mem map edma mem map master lcdc map peripheral mem mem map map 0x01c2 4000 0x01c2 4fff 4k - - 0x01c2 5000 0x01c3 ffff 110k - 0x01c4 0000 0x01c4 0fff 4k mmc/sd 0 - 0x01c4 1000 0x01c4 1fff 4k spi 0 - 0x01c4 2000 0x01c4 2fff 4k uart 0 - 0x01c4 3000 0x01cf ffff 774k - 0x01d0 0000 0x01d0 0fff 4k mcasp 0 control - 0x01d0 1000 0x01d0 1fff 4k mcasp 0 afifo ctrl - 0x01d0 2000 0x01d0 2fff 4k mcasp 0 data - 0x01d0 3000 0x01d0 3fff 4k - 0x01d0 4000 0x01d0 4fff 4k mcasp 1 control - 0x01d0 5000 0x01d0 5fff 4k mcasp 1 afifo ctrl - 0x01d0 6000 0x01d0 6fff 4k mcasp 1 data - 0x01d0 7000 0x01d0 7fff 4k - 0x01d0 8000 0x01d0 8fff 4k mcasp 2 control - 0x01d0 9000 0x01d0 9fff 4k mcasp 2 afifo ctrl - 0x01d0 a000 0x01d0 afff 4k mcasp 2 data - 0x01d0 b000 0x01d0 bfff 4k - 0x01d0 c000 0x01d0 cfff 4k uart 1 - 0x01d0 d000 0x01d0 dfff 4k uart 2 - 0x01d0 e000 0x01d0 efff 4k - - 0x01d0 f000 0x01df ffff 964k - 0x01e0 0000 0x01e0 ffff 64k usb0 - 0x01e1 0000 0x01e1 0fff 4k uhpi - 0x01e1 1000 0x01e1 1fff 4k - 0x01e1 2000 0x01e1 2fff 4k spi 1 - 0x01e1 3000 0x01e1 3fff 4k lcd controller - 0x01e1 4000 0x01e1 4fff 4k - - 0x01e1 5000 0x01e1 5fff 4k - - 0x01e1 6000 0x01e1 ffff 40k - 0x01e2 0000 0x01e2 1fff 8k emac control module ram - 0x01e2 2000 0x01e2 2fff 4k emac control module registers - 0x01e2 3000 0x01e2 3fff 4k emac control registers - 0x01e2 4000 0x01e2 4fff 4k emac mdio port - 0x01e2 5000 0x01e2 5fff 4k usb1 - 0x01e2 6000 0x01e2 6fff 4k gpio - 0x01e2 7000 0x01e2 7fff 4k psc 1 - 0x01e2 8000 0x01e2 8fff 4k i2c 1 - 0x01e2 9000 0x01e2 9fff 4k - - 0x01e2 a000 0x01ef ffff 856k - 0x01f0 0000 0x01f0 0fff 4k ehrpwm 0 - 0x01f0 1000 0x01f0 1fff 4k hrpwm 0 - 0x01f0 2000 0x01f0 2fff 4k ehrpwm 1 - 0x01f0 3000 0x01f0 3fff 4k hrpwm 1 - 0x01f0 4000 0x01f0 4fff 4k ehrpwm 2 - 0x01f0 5000 0x01f0 5fff 4k hrpwm 2 - submit documentation feedback device overview 19 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 3-3. OMAP-L137 top level memory map (continued) start address end address size arm mem dsp mem map edma mem map master lcdc map peripheral mem mem map map 0x01f0 6000 0x01f0 6fff 4k ecap 0 - 0x01f0 7000 0x01f0 7fff 4k ecap 1 - 0x01f0 8000 0x01f0 8fff 4k ecap 2 - 0x01f0 9000 0x01f0 9fff 4k eqep 0 - 0x01f0 a000 0x01f0 afff 4k eqep 1 - 0x01f0 b000 0x01f0 bfff 4k - - 0x01f0 c000 0x116f ffff 247m + - 976k 0x1170 0000 0x117f ffff 1024k dsp l2 rom - 0x1180 0000 0x1183 ffff 256k dsp l2 ram - 0x1184 0000 0x11df ffff 5m + - 768k 0x11e0 0000 0x11e0 7fff 32k dsp l1p ram - 0x11e0 8000 0x11ef ffff 992k - 0x11f0 0000 0x11f0 7fff 32k dsp l1d ram - 0x11f0 8000 0x3fff ffff 736m + - 992k 0x4000 0000 0x5fff ffff 512m emifa sdram data (cs0) - 0x6000 0000 0x61ff ffff 32m emifa async data (cs2) - 0x6200 0000 0x63ff ffff 32m emifa async data (cs3) - 0x6400 0000 0x65ff ffff 32m emifa async data (cs4) - 0x6600 0000 0x67ff ffff 32m emifa async data (cs5) - 0x6800 0000 0x6800 7fff 32k emifa control regs - 0x6800 8000 0x7fff ffff 383m + - 992k 0x8000 0000 0x8001 ffff 128k shared ram - 0x8002 0000 0xafff ffff 767m + - 896k 0xb000 0000 0xb000 7fff 32k emifb control regs 0xb000 8000 0xbfff ffff 255m + - 992k 0xc000 0000 0xdfff ffff 512m emifb sdram data 0xe000 0000 0xfffc ffff 511m + - 832k 0xfffd 0000 0xfffd ffff 64k arm local - rom 0xfffe 0000 0xfffe dfff 56k - 0xfffe e000 0xfffe ffff 8k arm interrupt - controller 0xffff 0000 0xffff 1fff 8k arm local - ram 0xffff 2000 0xffff ffff 56k - device overview 20 submit documentation feedback product preview
3.6 pin assignments 3.6.1 pin map (bottom view) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 extensive use of pin multiplexing is used to accommodate the largest number of peripheral functions in the smallest possible package. pin multiplexing is controlled using a combination of hardware configuration at device reset and software programmable register settings. figure 3-3 shows the pin assignments for the bga package.note that micro-vias are not required. contact your ti representative for routing recommendations. figure 3-3. pin map (bga) submit documentation feedback device overview 21 product preview v ss v ss t axr1[0]/ gp4[0] axr1[11]/ gp5[11] spi0_clk/ eqep1i/ gp5[2]/ boot[2] spi1_clk/ eqep1s/ gp5[7]/ boot[7] 1 2 3 4 5 6 ema_cs[3]/ amute2/ gp2[6] 7 ema_cs[0] uhpi_has / / gp2[4] 8 ema_a[0]/ lcd_d[7]/ gp1[0] 9 ema_a[4]/ lcd_d[3]/ gp1[4] 10 ema_a[8]/ lcd_pclk/ gp1[8] 11 ema_sdcke/ gp2[0] 12 ema_d[0]/ mmcsd_dat[0]/ uhpi_hd[0]/ gp0[0]/ boot[12] 13 ema_d[9]/ uhpi_hd[9]/ lcd_d[9]/ gp0[9] 14 v ss v ss 15 16 dv dd r axr1[1]/ gp4[1] uart0_rxd/ i2c0_sda/ tm64p0_in12/ gp5[8]/ boot[8] spi1_ena/ uart2_rxd/ gp5[12] spi0_ena uart0_cts / / eqep0a/ gp5[3]/ boot[3] spio_somi[0]/ eqepoi/ gp5[0]/ boot[0] ema_oe uhpi_hds1 / / axr0[13]/ gp2[7] ema_ba[0]/ lcd_d[4]/ gp1[14] ema_a[1]/ mmcsd_clk/ uhpi_hcntl0/ gp1[1] ema_a[5]/ lcd_d[2]/ gp1[5] ema_a[9]/ lcd_hsync/ gp1[9] ema_clk/ obsclk/ ahclkr2/ gp1[15] edma_d[2]/ mmcsd_dat[2]/ uhpi_hd[2]/ gp0[2] ema_d[10]/ uhpi_hd[10]/ lcd_d[10]/ gp0[10] ema_d[1]/ mmcsd_dat[1]/ uhpi_hd[1]/ gp0[1] dv dd p axr1[3]/ eqep1a/ gp4[3] axr1[2]/ gp4[2] uart0_txd/ i2c0_scl/ tm64p0_out12/ gp5[9]/ boot[9] spi1_scs[0]/ uart2_txd/ gp5[13] spi1_somi[0]/ i2c1_scl/ gp5[5]/ boot[5] spi0_simo[0]/ eqep0s/ gp5[1]/ boot[1] ema_cs[2] uhpi_hcs / / gp2[5]/ boot[15] ema_ba[1]/ lcd_d[5]/ uhpi_hhwil/ gp1[13] ema_a[2]/ mmcsd_cmd/ uhpi_hcntl1/ gp1[2] ema_a[6]/ lcd_d[1]/ gp1[6] ema_a[11]/ / gp1[11] lcd_ac_ enb_cs ema_we_ dqm[1] uhpi_hds2 / / axr0[14]/ gp2[8] ema_d[4]/ mmcsd_dat[4]/ uhpi_hd[4]/ gp0[4] ema_d[12]/ uhpi_hd[12]/ lcd_d[12]/ gp0[12] ema_d[3]/ mmcsd_dat[3]/ uhpi_hd[3]/ gp0[3] ema_d[11]/ uhpi_hd[11]/ lcd_d[11] gp0[11] n axr1[5]/ epwm2b/ gp4[5] axr1[4]/ eqep1b/ gp4[4] axr1[10]/ gp5[10] spi0_scs[0] uart0_rts / / eqep0b/ gp5[4]/ boot[4] spi1_simo[0]/ i2c1_sda/ gp5[6]/ boot[6] ema_wait[0]/ / gp2[10] uhpi_hrdy ema_ras/ ema_cs[5]/ gp2[2] ema_a[10]/ lcd_vsync/ gp1[10] ema_a[3]/ lcd_d[6]/ gp1[3] ema_a[7]/ lcd_d[0]/ gp1[7] ema_a[12]/ lcd_mclk/ gp1[12] ema_d[8]/ uhpi_hd[8]/ lcd_d[8]/ gp0[8] ema_d[6]/ mmcsd_dat[6]/ uhpi_hd[6]/ gp0[6] ema_d[14]/ uhpi_hd[14]/ lcd_d[14]/ gp0[14] ema_d[5]/ mmcsd_dat[5]/ uhpi_hd[5]/ gp0[5] ema_d[13]/ uhpi_hd[13]/ lcd_d[13]/ gp0[13] m axr1[9]/ gp4[9] axr1[8]/ epwm1a/ gp4[8] axr1[7]/ epwm1b/ gp4[7] axr1[6]/ epwm2a/ gp4[6] dv dd v ss v ss dv dd dv dd v ss v ss dv dd ema_we w / uhpi_hr / axr0[12]/ gp2[3]/ boot[14]] ema_we_ dqm[0] uhpi_hint / / axr0[15]/ gp2[9] ema_d[7]/ mmcsd_dat[7]/ uhpi_hd[7]/ gp0[7]/ boot[13] ema_d[15]/ uhpi_hd[15]/ lcd_d[15]/ gp0[15] l ahclkr1/ gp4[11] aclkr1/ ecap2/ apwm2/ gp4[12] afsr1/ gp4[13] amute0/ resetout dv dd cv dd v ss v ss v ss v ss dv dd dv dd emb_cas emb_d[22] emb_d[23] ema_cas ema_cs[4] / / gp2[1] k rtck/ gp7[14] ahclkx1/ epwm0b/ gp3[14] aclkx1/ epwm0a/ gp3[15] afsx1/ epwmsynci/ epwmsynco/ gp4[10] dv dd cv dd v ss v ss cv dd cv dd dv dd emb_d[20] emb_we_ dqm[0]/ gp5[15] emb_we emb_d[21] cv dd tms j tdi tdo trst emu0/ gp7[15] cv dd cv dd v ss v ss cv dd cv dd cv dd emb_d[5]/ gp6[5] emb_d[19] emb_d[6]/ gp6[6] emb_d[7]/ gp6[7] rtc_xi h rtc_xo tck usb0_ vssa33 usb0_ vdda33 cv dd v ss v ss cv dd cv dd emb_d[3]/ gp6[3] emb_d[17] emb_d[18] emb_d[4]/ gp6[4] rtc_cv dd g rtc_v ss reset usb0_dm dv dd cv dd v ss v ss cv dd cv dd dv dd cv dd emb_d[1]/ gp6[1] emb_d[31] emb_d[16] emb_d[2]/ gp6[2] oscout f oscin usb0_vssa usb0_dp dv dd cv dd rsv1 v ss v ss v ss dv dd dv dd emb_d[15]/ gp6[15] emb_d[29] emb_d[30] emb_d[0]/ gp6[0] pll0_vssa e oscvss usb0_ vdda18 usb0_ drvvbus/ gp4[15] dv dd v ss v ss dv dd v ss v ss dv dd dv dd emb_d[13]/ gp6[13] emb_d[27] emb_d[28] emb_d[14]/ gp6[14] pll0_vdda d usb0_id usb0_vbus amute1/ ehrpwmtz/ gp4[14] afsx0/ gp2[13]/ boot[10] uart1_txd/ axr0[10]/ gp3[10] axr0[6]/ rmii_rxer/ aclkr2/ gp3[6] axr0[2]/ rmii_txen/ axr2[3]/ gp3[2] emb_cs[0] emb_a[0]/ gp7[2] emb_a[4]/ gp7[6] emb_a[8]/ gp7[10] emb_d[9]/ gp6[9] emb_d[10]/ gp6[10] emb_d[11]/ gp6[11] emb_d[12]/ gp6[12] usb1_ vdda33 c usb1_ vdda18 usb0_ vdda12 afsr0/ gp3[12] aclkx0/ ecap0/ apwm0/ gp2[12] uart1_rxd/ axr0[9]/ gp3[9] axr0[5]/ rmii_rxd[1]/ afsx2/ gp3[5] axr0[1]/ rmii_txd[1]/ aclkx2/ gp3[1] emb_ba[0]/ gp7[1] emb_a[1]/ gp7[3] emb_a[5]/ gp7[7] emb_a[9]/ gp7[11] emb_sdcke emb_clk emb_we_ dqm[1]/ gp5[14] emb_d[8]/ gp6[8] b rsv2 v ss usb1_dm aclkr0/ ecap1/ apwm1/ gp2[15] ahlkx0/ ahclkx2/ usb_ refclkin/ gp2[11] axr0[8]/ mdio_d/ gp3[8] axr0[4]/ rmii_rxd[0]/ axr2[1]/ gp3[4] axr0[0]/ rmii_txd[0]/ afsr2/ gp3[0] 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 emb_ba[1]/ gp7[0] emb_a[2]/ gp7[4] emb_a[6]/ gp7[8] emb_a[11]/ gp7[13] emb_we_ dqm[2] emb_d[25] emb_a[12]/ gp3[13] dv dd a v ss v ss usb1_dp ahclkr0/ rmii_mhz_ 50_clk/ gp2[14]/ boot[11] axr0[11]/ axr2[0]/ gp3[11] axr0[7]/ mdio_clk/ gp3[7] axr0[3]/ rmii_crs_dv/ axr2[2]/ gp3[3] emb_ras emb_a[10]/ gp7[12] emb_a[3]/ gp7[5] emb_a[7]/ gp7[9] emb_we_ dqm[3] emb_d[24] emb_d[26] v ss v ss t r p n m l k j h g f e dc ba cv dd cv dd
3.7 terminal functions 3.7.1 device reset and jtag 3.7.2 high-frequency oscillator and pll OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 3-4 to table 3-24 identify the external signal names, the associated pin/ball numbers along with the mechanical package designator, the pin type (i, o, io, oz, or pwr), whether the pin/ball has any internal pullup/pulldown resistors, whether the pin/ball is configurable as an io in gpio mode, and a functional pin description. table 3-4. reset and jtag terminal functions pin no signal name type (1) pull (2) description zkb reset reset g3 i device reset input amute0/ resetout l4 o (3) ipd reset output. multiplexed with mcasp0 mute output. jtag tms j1 i ipu jtag test mode select tdi j2 i ipu jtag test data input tdo j3 o ipu jtag test data output tck h3 i ipu jtag test clock trst j4 i ipd jtag test reset emu[0]/gp7[15] j5 i/o ipu miscellaneous emulation pin. rsvd/gp7[14] k1 i/o ipu reserved (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor (3) open drain mode for resetout function. table 3-5. high-frequency oscillator and pll terminal functions pin no signal name type (1) pull (2) description zkb 1.2-v oscillator oscin f2 i oscillator input oscout f1 o oscillator output oscvss e2 gnd oscillator ground (for filter only) 1.2-v pll pll0_vdda d1 pwr pll analog v dd (1.2-v filtered supply) pll0_vssa e1 gnd pll analog v ss (for filter) (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor device overview 22 submit documentation feedback product preview
3.7.3 real-time clock and 32-khz oscillator 3.7.4 external memory interface a (async, sdram) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 3-6. real-time clock (rtc) and 1.2-v, 32-khz oscillator terminal functions pin no signal name type (1) pull (2) description zkb rtc_cvdd g1 pwr rtc module core power ( isolated from rest of chip cv dd ) rtc_xi h1 i low-frequency (32-khz) oscillator receiver for real-time clock rtc_xo h2 o low-frequency (32-khz) oscillator driver for real-time clock rtc_v ss g2 gnd oscillator ground (for filter) (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor table 3-7. external memory interface a (emifa) terminal functions pin no signal name type (1) pull (2) muxed description zkb ema_d[15]/uhpi_hd[15]/lcd_d[15]/gp0[15] m16 i/o ipd ema_d[14]/uhpi_hd[14]/lcd_d[14]/gp0[14] n14 i/o ipd ema_d[13]/uhpi_hd[13]/lcd_d[13]/gp0[13] n16 i/o ipd ema_d[12]/uhpi_hd[12]/lcd_d[12]/gp0[12] p14 i/o ipd uhpi, lcd, gpio ema_d[11]/uhpi_hd[11]/lcd_d[11]/gp0[11] p16 i/o ipd ema_d[10]/uhpi_hd[10]/lcd_d[10]/gp0[10] r14 i/o ipd ema_d[9]/uhpi_hd[9]/lcd_d[9]/gp0[9] t14 i/o ipd ema_d[8]/uhpi_hd[8]/lcd_d[8]/gp0[8] n12 i/o ipd mmc/sd, uhpi, emifa data bus ema_d[7]/mmcsd_dat[7]/uhpi_hd[7]/gp0[7]/boot[13] m15 i/o ipu gpio, boot ema_d[6]/mmcsd_dat[6]/uhpi_hd[6]/gp0[6] n13 i/o ipu ema_d[5]/mmcsd_dat[5]/uhpi_hd[5]/gp0[5] n15 i/o ipu ema_d[4]/mmcsd_dat[4]/uhpi_hd[4]/gp0[4] p13 i/o ipu mmc/sd, uhpi, gpio ema_d[3]/mmcsd_dat[3]/uhpi_hd[3]/gp0[3] p15 i/o ipu ema_d[2]/mmcsd_dat[2]/uhpi_hd[2]/gp0[2] r13 i/o ipu ema_d[1]/mmcsd_dat[1]/uhpi_hd[1]/gp0[1] r15 i/o ipu mmc/sd, uhpi, ema_d[0]/mmcsd_dat[0]/uhpi_hd[0]/gp0[0]/boot[12] t13 i/o ipu gpio, boot ema_a[12]/lcd_mclk/gp1[12] n11 o ipu ema_a[11]/lcd_ac_enb_cs/gp1[11] p11 o ipu ema_a[10]/lcd_vsync/gp1[10] n8 o ipu ema_a[9]/lcd_hsync/gp1[9] r11 o ipu ema_a[8]/lcd_pclk/gp1[8] t11 o ipu lcd, gpio emifa address bus ema_a[7]/lcd_d[0]/gp1[7] n10 o ipd ema_a[6]/lcd_d[1]/gp1[6] p10 o ipd ema_a[5]/lcd_d[2]/gp1[5] r10 o ipd ema_a[4]/lcd_d[3]/gp1[4] t10 o ipd ema_a[3]/lcd_d[6]/gp1[3] n9 o ipd (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor submit documentation feedback device overview 23 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 3-7. external memory interface a (emifa) terminal functions (continued) pin no signal name type (1) pull (2) muxed description zkb ema_a[2]/mmcsd_cmd/uhpi_hcntl1/gp1[2] p9 o ipu mmcsd, uhpi, gpio ema_a[1]/mmcsd_clk/uhpi_hcntl0/gp1[1] r9 o ipu emifa address bus. ema_a[0]/lcd_d[7]/gp1[0] t9 o ipd lcd, gpio lcd, uhpi, ema_ba[1]/lcd_d[5]/uhpi_hhwil/gp1[13] p8 o ipu gpio emifa bank address ema_ba[0]/lcd_d[4]/gp1[14] r8 o ipu lcd, gpio ema_clk/ahclkr2/gp1[15] r12 o ipu mcasp2, gpio emifa clock. emifa sdram clock ema_sdcke/gp2[0] t12 o ipu gpio enable. emifa sdram row ema_ras/ ema_cs[5]/gp2[2] n7 o ipu address strobe. emif a chip select, gpio emifa sdram column ema_cas/ ema_cs[4]/gp2[1] l16 o ipu address strobe. ema_ras/ ema_cs[5]/gp2[2] n7 o ipu emif a sdram, gpio ema_cas/ ema_cs[4]/gp2[1] l16 o ipu ema_cs[3]/amute2/gp2[6] t7 o ipu mcasp2, gpio emifa async chip select uhpi, gpio, ema_cs[2]/ uhpi_hcs/gp2[5]/boot[15] p7 o ipu boot ema_cs[0]/ uhpi_has/gp2[4] t8 o ipu uhpi, gpio uhpi, mcasp0, emifa sdram write ema_we/uhpi_hr w/axr0[12]/gp2[3]/boot[14] m13 o ipu gpio, boot enable. emifa write ema_we_dqm[1]/ uhpi_hds2/axr0[14]/gp2[8] p12 o ipu enable/data mask for ema_d[15:8] uhpi, mcasp, gpio emifa write ema_we_dqm[0]/ uhpi_hint/axr0[15]/gp2[9] m14 o ipu enable/data mask for ema_d[7:0]. uhpi, mcasp0, ema_oe/ uhpi_hds1/axr0[13]/gp2[7] r7 o ipu emifa output enable. gpio emifa wait ema_wait[0]/uhpi_hrdy/gp2[10] n6 i ipu uhpi, gpio input/interrupt. device overview 24 submit documentation feedback product preview
3.7.5 external memory interface b (only sdram ) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 3-8. external memory interface b (emifb) terminal functions pin no signal name type (1) pull (2) muxed description zkb emb_d[31] g14 o ipd emb_d[30] f15 o ipd emb_d[29] f14 o ipd emb_d[28] e15 o ipd emb_d[27] e14 o ipd emb_d[26] a14 o ipd emb_d[25] b14 o ipd emb_d[24] a13 o ipd emb_d[23] l15 o ipd emb_d[22] l14 o ipd emb_d[21] k16 o ipd emb_d[20] k13 o ipd emb_d[19] j14 o ipd emb_d[18] h15 o ipd emb_d[17] h14 o ipd emb_d[16] g15 o ipd emifb sdram data bus. emb_d[15]/gp6[15] f13 i/o ipd emb_d[14]/gp6[14] e16 i/o ipd emb_d[13]/gp6[13] e13 i/o ipd emb_d[12]/gp6[12] d16 i/o ipd emb_d[11]/gp6[11] d15 i/o ipd emb_d[10]/gp6[10] d14 i/o ipd emb_d[9]/gp6[9] d13 i/o ipd emb_d[8]/gp6[8] c16 i/o ipd gpio emb_d[7]/gp6[7] j16 i/o ipd emb_d[6]/gp6[6] j15 i/o ipd emb_d[5]/gp6[5] j13 i/o ipd emb_d[4]/gp6[4] h16 i/o ipd emb_d[3]/gp6[3] h13 i/o ipd emb_d[2]/gp6[2] g16 i/o ipd emb_d[1]/gp6[1] g13 i/o ipd emb_d[0]/gp6[0] f16 i/o ipd emb_a[12]/gp3[13] b15 o ipd emb_a[11]/gp7[13] b12 o ipd emb_a[10]/gp7[12] a9 o ipd emb_a[9]/gp7[11] c12 o ipd emifb sdram row/column gpio address bus. emb_a[8]/gp7[10] d12 o ipd emb_a[7]/gp7[9] a11 o ipd emb_a[6]/gp7[8] b11 o ipd emb_a[5]/gp7[7] c11 o ipd (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor submit documentation feedback device overview 25 product preview
3.7.6 serial peripheral interface modules (spi0, spi1) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 3-8. external memory interface b (emifb) terminal functions (continued) pin no signal name type (1) pull (2) muxed description zkb emb_a[4]/gp7[6] d11 o ipd emb_a[3]/gp7[5] a10 o ipd emifb sdram row/column emb_a[2]/gp7[4] b10 o ipd address. emb_a[1]/gp7[3] c10 o ipd gpio emb_a[0]/gp7[2] d10 o ipd emb_ba[1]/gp7[0] b9 o ipu emifb sdram bank address. emb_ba[0]/gp7[1] c9 o ipu emb_clk c14 o ipu emif sdram clock. emb_sdcke c13 i/o ipu emifb sdram clock enable. emb_we k15 o ipu emifb write enable emifb sdram row address emb_ras a8 o ipu strobe. emb_cas l13 o ipu emifb column address strobe. emb_cs[0] d9 o ipu emifb sdram chip select 0. emb_we_dqm[3] a12 o ipu emb_we_dqm[2] b13 o ipu emifb write enable/data mask for emb_d. emb_we_dqm[1]/gp5[14] c15 o ipu gpio emb_we_dqm[0]/gp5[15] k14 o ipu table 3-9. serial peripheral interface (spi) terminal functions pin no signal name type (1) pull (2) muxed description zkb spi0 uart0, eqep0b, spi0_scs[0]/ uart0_rts/eqep0b/gp5[4]/boot[4] n4 i/o ipu spi0 chip select. gpio, boot uart0, eqep0a, spi0_ena/ uart0_cts/eqep0a/gp5[3]/boot[3] r5 i/o ipu spi0 enable. gpio, boot spi0_clk/eqep1i/gp5[2]/boot[2] t5 i/o ipd eqep1, gpio, boot spi0 clock. spi0 data spi0_simo[0]/eqep0s/gp5[1]/boot[1] p6 i/o ipd slave-in-master-out. eqep0, gpio, boot spi0 data spi0_somi[0]/eqep0i/gp5[0]/boot[0] r6 i/o ipd slave-out-master-in. spi1 spi1_scs[0]/uart2_txd/gp5[13] p4 i/o ipu spi1 chip select. uart2, gpio spi1_ena/uart2_rxd/gp5[12] r4 i/o ipu spi1 enable. spi1_clk/eqep1s/gp5[7]/boot[7] t6 i/o ipd eqep1, gpio, boot spi1 clock. spi1 data spi1_simo[0]/i2c1_sda/gp5[6]/boot[6] n5 i/o ipu slave-in-master-out. i2c1, gpio, boot spi1 data spi1_somi[0]/i2c1_scl/gp5[5]/boot[5] p5 i/o ipu slave-out-master-in. (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor device overview 26 submit documentation feedback product preview
3.7.7 enhanced capture/auxiliary pwm modules (ecap0, ecap1, ecap2) 3.7.8 enhanced pulse width modulators (ehrpwm0, ehrpwm1, ehrpwm2) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 the ecap module pins function as either input captures or auxilary pwm 32-bit outputs, depending upon how the ecap module is programmed. table 3-10. enhanced capture module (ecap) terminal functions pin no signal name type (1) pull (2) muxed description zkb ecap0 enhanced capture 0 input or aclkx0/ ecap0/apwm0/gp2[12] c5 i/o ipd mcasp0, gpio auxiliary pwm 0 output. ecap1 enhanced capture 1 input or aclkr0/ ecap1/apwm1/gp2[15] b4 i/o ipd mcasp0, gpio auxiliary pwm 1 output. ecap2 enhanced capture 2 input or aclkr1 /ecap2/apwm2/gp4[12] l2 i/o ipd mcasp1, gpio auxiliary pwm 2 output. (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor table 3-11. enhanced pulse width modulator (ehrpwm) terminal functions pin no signal name type (1) pull (2) muxed description zkb ehrpwm0 ehrpwm0 a output aclkx1/ epwm0a/gp3[15] k3 i/o ipd (with high-resolution). mcasp1, gpio ahclkx1/ epwm0b/gp3[14] k2 i/o ipd ehrpwm0 b output. mcasp1, ehrpwm1, ehrpwm0 trip zone amute1/ epwmtz/gp4[14] d4 i/o ipd gpio, ehrpwm2 input. sync input to mcasp1, ehrpwm0, ehrpwm0 module or afsx1/ epwmsynci/ epwmsynco/gp4[10] k4 i/o ipd gpio sync output to external pwm. ehrpwm1 ehrpwm1 a output axr1[8]/ epwm1a/gp4[8] m2 i/o ipd (with high-resolution). mcasp1, gpio axr1[7]/ epwm1b/gp4[7] m3 i/o ipd ehrpwm1 b output. mcasp1, ehrpwm1, ehrpwm1 trip zone amute1/ epwmtz/gp4[14] d4 i/o ipd gpio, ehrpwm2 input. ehrpwm2 (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor submit documentation feedback device overview 27 product preview
3.7.9 enhanced quadrature encoder pulse module (eqep) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 3-11. enhanced pulse width modulator (ehrpwm) terminal functions (continued) pin no signal name type (1) pull (2) muxed description zkb ehrpwm2 a output axr1[6]/ epwm2a/gp4[6] m4 i/o ipd (with high-resolution). mcasp1, gpio axr1[5]/ epwm2b/gp4[5] n1 i/o ipd ehrpwm2 b output. mcasp1, ehrpwm1, ehrpwm2 trip zone amute1/ epwmtz/gp4[14] d4 i/o ipd gpio, ehrpwm2 input. table 3-12. enhanced quadrature encoder pulse module (eqep) terminal functions pin no signal name type (1) pull (2) muxed description zkb eqep0 eqep0a quadrature spi0_ena/ uart0_cts/ eqep0a/gp5[3]/boot[3] r5 i ipu input. spio, uart0, gpio, boot eqep0b quadrature spi0_scs[0]/ uart0_rts/ eqep0b/gp5[4]/boot[4] n4 i ipu input. spi0_somi[0]/ eqep0i/gp5[0]/boot[0] r6 i ipd eqep0 index. spi1, gpio, boot spi0_simo[0]/ eqep0s/gp5[1]/boot[1] p6 i ipd eqep0 strobe. eqep1 eqep1 quadrature axr1[3]/ eqep1a/gp4[3] p1 i ipd input. mcasp1, gpio mcasp1, gpio eqep1 quadrature axr1[4]/ eqep1b/gp4[4] n2 i ipd input. spi0_clk/ eqep1i/gp5[2]/boot[2] t5 i ipd eqep1 index. spi1, gpio, boot spi1_clk/ eqep1s/gp5[7]/boot[7] t6 i ipd eqep1 strobe. (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor device overview 28 submit documentation feedback product preview
3.7.10 boot 3.7.11 universal asynchronous receiver/transmitters (uart0, uart1, uart2) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 3-13. boot mode selection terminal functions (1) pin no signal name type (2) pull (3) muxed description zkb ema_cs[2]/ uhpi_hcs/gp2[5]/ boot[15] p7 i ipu emifa, uhpi, gpio emifa, uhpi, ema_we/uhpi_hr w/axr0[12]/gp2[3]/ boot[14] m13 i ipu mcasp0, gpio ema_d[7]/mmcsd_dat[7]/uhpi_hd[7]/gp0[7]/ boot[13] m15 i ipu emifa, mmc/sd, uhpi, gpio ema_d[0]/mmcsd_dat[0]/uhpi_hd[0]/gp0[0]/ boot[12] t13 i ipu mcasp0, emac, ahclkr0/rmii_mhz_50_clk/gp2[14]/ boot[11] a4 i ipd gpio afsx0/gp2[13]/ boot[10] d5 i ipd mcasp0, gpio uart0, i2c0, timer0, uart0_txd/i2c0_scl/tm64p0_out12/gp5[9]/ boot[9] p3 i ipu gpio uart0, i2c0, timer0, boot mode uart0_rxd/i2c0_sda/tm64p0_in12/gp5[8]/ boot[8] r3 i ipu gpio selection pins spi1_clk/eqep1s/gp5[7]/ boot[7] t6 i ipd spi1, eqep1, gpio spi1_simo[0]/i2c1_sda/gp5[6]/ boot[6] n5 i ipu spi1, i2c1, gpio spi1_somi[0]/i2c1_scl/gp5[5]/ boot[5] p5 i ipu spi0, uart0, spi0_scs[0]/ uart0_rts/eqep0b/gp5[4]/ boot[4] n4 i ipu eqep0, gpio spi0, uart0, spi0_ena/ uart0_cts/eqep0a/gp5[3]/ boot[3] r5 i ipu eqep0, gpio spi0_clk/eqep1i/gp5[2]/ boot[2] t5 i ipd spio, eqep1, gpio spi0_simo[0]/eqep0s/gp5[1]/ boot[1] p6 i ipd spi0, eqep0, gpio spi0_somi[0]/eqep0i/gp5[0]/ boot[0] r6 i ipd (1) boot decoding will be defined in the rom datasheet. (2) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (3) ipd = internal pulldown resistor, ipu = internal pullup resistor table 3-14. universal asynchronous receiver/transmitter (uart) terminal functions pin no signal name type (1) pull (2) muxed description zkb uart0 i2c0, boot, uart0_rxd/i2c0_sda/tm64p0_in12/gp5[8]/boot[8] r3 i ipu uart0 receive data. timer0, gpio, i2c0, timer0, gpio, uart0 transmit uart0_txd/i2c0_scl/tm64p0_out12/gp5[9]/boot[9] p3 o ipu boot data. uart0 spi0_scs[0]/ uart0_rts/eqep0b/gp5[4]/boot[4] n4 o ipu ready-to-send output spio, eqep0, gpio, boot uart0 spi0_ena/ uart0_cts/eqep0a/gp5[3]/boot[3] r5 i ipu clear-to-send input (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor submit documentation feedback device overview 29 product preview
3.7.12 inter-integrated circuit modules(i2c0, i2c1) 3.7.13 timers OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 3-14. universal asynchronous receiver/transmitter (uart) terminal functions (continued) pin no signal name type (1) pull (2) muxed description zkb uart1 uart1_rxd/axr0[9]/gp3[9] c6 i ipd uart1 receive data. mcasp0, gpio uart1 transmit uart1_txd/axr0[10]/gp3[10] d6 o ipd data. uart2 spi1_ena/ uart2_rxd/gp5[12] r4 i ipu uart2 receive data. spi1, gpio uart2 transmit spi1_scs[0]/ uart2_txd/gp5[13] p4 o ipu data. table 3-15. inter-integrated circuit (i2c) terminal functions pin no signal name type (1) pull (2) muxed description zkb i2c0 uart0, timer0, uart0_rxd/ i2c0_sda/tm64p0_in12/gp5[8]/boot[8] r3 i/o ipu i2c0 serial data. gpio, boot uart0, timer0, uart0_txd/ i2c0_scl/tm64p0_out12/gp5[9]/boot[9] p3 i/o ipu i2c0 serial clock. gpio, boot i2c1 spi1_simo[0]/ i2c1_sda/gp5[6]/boot[6] n5 i/o ipu i2c1 serial data. spi1, gpio, boot spi1_somi[0]/ i2c1_scl/gp5[5]/boot[5] p5 i/o ipu i2c1 serial clock. (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor table 3-16. timers terminal functions pin no signal name type (1) pull (2) muxed description zkb timer0 uart0_rxd/i2c0_sda/ tm64p0_in12/gp5[8]/boot[8] r3 i ipu timer0 lower input. uart0, i2c0, timer0 lower gpio, boot uart0_txd/i2c0_scl/ tm64p0_out12/gp5[9]/boot[9] p3 o ipu output timer1 (watchdog ) no external pins. the timer1 peripheral signals are not pinned out as external pins. (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor device overview 30 submit documentation feedback product preview
3.7.14 universal host-port interface (uhpi) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 3-17. universal host-port interface (uhpi) terminal functions pin no signal name type (1) pull (2) muxed description zkb ema_d[15]/ uhpi_hd[15]/lcd_d[15]/gp0[15] m16 i/o ipd ema_d[14]/ uhpi_hd[14]/lcd_d[14]/gp0[14] n14 i/o ipd ema_d[13]/ uhpi_hd[13]/lcd_d[13]/gp0[13] n16 i/o ipd ema_d[12]/ uhpi_hd[12]/lcd_d[12]/gp0[12] p14 i/o ipd emifa, lcd, gpio ema_d[11]/ uhpi_hd[11]/lcd_d[11]/gp0[11] p16 i/o ipd ema_d[10]/ uhpi_hd[10]/lcd_d[10]/gp0[10] r14 i/o ipd ema_d[9]/ uhpi_hd[9]/lcd_d[9]/gp0[9] t14 i/o ipd ema_d[8]/ uhpi_hd[8]/lcd_d[8]/gp0[8] n12 i/o ipd ema_d[7]/mmcsd_dat[7]/ uhpi_hd[7]/gp0[7]/ emifa, mmc/sd, uhpi data bus. m15 i/o ipu boot[13] gpio, boot ema_d[6]/mmcsd_dat[6]/ uhpi_hd[6]/gp0[6] n13 i/o ipu ema_d[5]/mmcsd_dat[5]/ uhpi_hd[5]/gp0[5] n15 i/o ipu ema_d[4]/mmcsd_dat[4]/ uhpi_hd[4]/gp0[4] p13 i/o ipu emifa, mmc/sd, gpio ema_d[3]/mmcsd_dat[3]/ uhpi_hd[3]/gp0[3] p15 i/o ipu ema_d[2]/mmcsd_dat[2]/ uhpi_hd[2]/gp0[2] r13 i/o ipu ema_d[1]/mmcsd_dat[1]/ uhpi_hd[1]/gp0[1] r15 i/o ipu ema_d[0]/mmcsd_dat[0]/ uhpi_hd[0]/gp0[0]/ emifa, mmc/sd, t13 i/o ipu boot[12] gpio, boot ema_a[2]/mmcsd_cmd/ uhpi_hcntl1/gp1[2] p9 i/o ipu emifa, mmcsd_cmd, uhpi access control. ema_a[1]/mmcsd_clk/ uhpi_hcntl0/gp1[1] r9 i/o ipu gpio uhpi half-word ema_ba[1]/lcd_d[5]/ uhpi_hhwil/gp1[13] p8 i/o ipu emifa, lcd, gpio identification control. emifa, mcasp, ema_we/ uhpi_hr w/axr0[12]/gp2[3]/boot[14] m13 i/o ipu uhpi read/write. gpio, boot emifa, gpio, ema_cs[2]/ uhpi_hcs/gp2[5]/boot[15] p7 i/o ipu uhpi chip select. boot ema_we_dqm[1]/ uhpi_hds2/axr0[14]/gp2[8] p12 i/o ipu uhpi data strobe. emifa, mcasp0, ema_oe/ uhpi_hds1/axr0[13]/gp2[7] r7 i/o ipu gpio ema_we_dqm[0]/ uhpi_hint/axr0[15]/gp2[9] m14 i/o ipu uhpi host interrupt. ema_wait[0]/ uhpi_hrdy/gp2[10] n6 i/o ipu uhpi ready. emifa, gpio uhpi address ema_cs[0]/ uhpi_has/gp2[4] t8 i/o ipu strobe. (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor submit documentation feedback device overview 31 product preview
3.7.15 multichannel audio serial ports (mcasp0, mcasp1, mcasp2) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 3-18. multichannel audio serial ports (mcasps) terminal functions pin no signal name type (1) pull (2) muxed description zkb mcasp0 ema_we_dqm[0]/ uhpi_hint/ axr0[15]/gp2[9] m14 i/o ipu emifa, uhpi, ema_we_dqm[1]/ uhpi_hds2/ axr0[14]/gp2[8] p12 i/o ipu gpio ema_oe/ uhpi_hds1/ axr0[13]/gp2[7] r7 i/o ipu emifa, uhpi, ema_we/uhpi_hr w/ axr0[12]/gp2[3]/boot[14] m13 i/o ipu gpio, boot axr0[11]/axr2[0]/gp3[11] a5 i/o ipd mcasp2, gpio axr0[10]/gp3[10] d6 i/o ipd gpio axr0[9]/gp3[9] c6 i/o ipd gpio mcasp0 serial axr0[8]/mdio_d/gp3[8] b6 i/o ipu mdio, gpio data. axr0[7]/mdio_clk/gp3[7] a6 i/o ipd axr0[6]/rmii_rxer/aclkr2/gp3[6] d7 i/o ipd axr0[5]/rmii_rxd[1]/afsx2/gp3[5] c7 i/o ipd axr0[4]/rmii_rxd[0]/axr2[1]/gp3[4] b7 i/o ipd emac, axr0[3]/rmii_crs_dv/axr2[2]/gp3[3] a7 i/o ipd mcasp2, gpio axr0[2]/rmii_txen/axr2[3]/gp3[2] d8 i/o ipd axr0[1]/rmii_txd[1]/aclkx2/gp3[1] c8 i/o ipd axr0[0]/rmii_txd[0]/afsr2/gp3[0] b8 i/o ipd mcasp2, usb, mcasp1 transmit ahclkx0/ahclkx2/usb_refclkin/gp2[11] b5 i/o ipd gpio master clock. mcasp0 transmit aclkx0/ecap0/apwm0/gp2[12] c5 i/o ipd ecap0, gpio bit clock. mcasp0 transmit afsx0/gp2[13]/boot[10] d5 i/o ipd gpio, boot frame sync. emac, gpio, mcasp0 receive ahclkr0/rmii_mhz_50_clk/gp2[14]/boot[11] a4 i/o ipd boot master clock. mcasp0 receive aclkr0/ecap1/apwm1/gp2[15] b4 i/o ipd ecap1, gpio bit clock. mcasp0 receive afsr0/gp3[12] c4 i/o ipd gpio frame sync. mcasp0 mute amute0/ resetout l4 i/o ipd resetout output. (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor 32 device overview submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 3-18. multichannel audio serial ports (mcasps) terminal functions (continued) pin no signal name type (1) pull (2) muxed description zkb mcasp1 axr1[11]/gp5[11] t4 i/o ipu axr1[10]/gp5[10] n3 i/o ipu gpio axr1[9]/gp4[9] m1 i/o ipd ehrpwm1 a, axr1[8]/epwm1a/gp4[8] m2 i/o ipd gpio ehrpwm1 b, axr1[7]/epwm1b/gp4[7] m3 i/o ipd gpio ehrpwm2 a, mcasp1 serial axr1[6]/epwm2a/gp4[6] m4 i/o ipd gpio data. ehrpwm2 b, axr1[5]/epwm2b/gp4[5] n1 i/o ipd gpio axr1[4]/eqep1b/gp4[4] n2 i/o ipd eqep1, gpio axr1[3]/eqep1a/gp4[3] p1 i/o ipd axr1[2]/gp4[2] p2 i/o ipd axr1[1]/gp4[1] r2 i/o ipd gpio axr1[0]/gp4[0] t3 i/o ipd ehrpwm0, mcasp1 transmit ahclkx1/epwm0b/gp3[14] k2 i/o ipd gpio master clock. ehrpwm0, mcasp1 transmit aclkx1/epwm0a/gp3[15] k3 i/o ipd gpio bit clock. ehrpwm0, mcasp1 transmit afsx1/epwmsynci/epwmsynco/gp4[10] k4 i/o ipd gpio frame sync. mcasp1 receive ahclkr1/gp4[11] l1 i/o ipd gpio master clock. mcasp1 receive aclkr1/ecap2/apwm2/gp4[12] l2 i/o ipd ecap2, gpio bit clock. mcasp1 receive afsr1/gp4[13] l3 i/o ipd gpio frame sync. ehrpwm0, ehrpwm1, mcasp1 mute amute1/epwmtz/gp4[14] d4 i/o ipd gpio, output. ehrpwm2 mcasp2 axr0[2]/rmii_txen/ axr2[3]/gp3[2] d8 i/o ipd mcasp0, axr0[3]/rmii_crs_dv/ axr2[2]/gp3[3] a7 i/o ipd emac, gpio mcasp2 serial axr0[4]/rmii_rxd[0]/ axr2[1]/gp3[4] b7 i/o ipd data. uart1, uart1_txd/ axr2[0]axr0[11]/gp3[11] a5 i/o ipd mcasp0, gpio mcasp2 transmit ahclkx0/ ahclkx2/usb_refclkin/gp2[11] b5 i/o ipd master clock. mcasp0, usb, gpio mcasp2 transmit axr0[1]/rmii_txd[1]/ aclkx2/gp3[1] c8 i/o ipd bit clock. mcasp0, mcasp2 transmit axr0[5]/rmii_rxd[1]/ afsx2/gp3[5] c7 i/o ipd emac, gpio frame sync. mcasp2 receive ema_clk/obsclk/ ahclkr2/gp1[15] r12 i/o ipu emifa, gpio master clock. mcasp0, mcasp2 receive axr0[6]/rmii_rxer/ aclkr2/gp3[6] d7 i/o ipd emac, gpio bit clock. mcasp2 mute ema_cs[3]/ amute2/gp2[6] t7 i/o ipu emifa, gpio output. submit documentation feedback device overview 33 product preview
3.7.16 universal serial bus modules (usb0, usb1) 3.7.17 ethernet media access controller (emac) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 3-19. universal serial bus (usb) terminal functions pin no signal name type (1) pull (2) muxed description zkb usb0 2.0 otg (usb0) usb0_dm g4 a na usb0 phy data minus usb0_dp f4 a na usb0 phy data plus usb0_vdda33 h5 pwr na usb0 phy 3.3-v supply usb0_vssa33 h4 pwr na usb0 phy 3.3-v supply reference usb0_vdda18 e3 pwr na usb0 phy 1.8-v supply input usb0_vdda12 c3 pwr na usb0 phy 1.2-v ldo output for bypass cap usb0_vssa f3 pwr na usb0 phy 1.8-v and 1.2-v supply reference usb0_id d2 a na usb0 phy identification (mini-a or mini-b plug) usb0_vbus d3 a na usb0 bus voltage usb0 controller vbus control output. multiplexed usb0_drvvbus/gp4[15] e4 0 ipd gpio with gpio bank 4 pin 15. ahclkx0/ahclkx2/ usb_refclkin/ b5 i ipd usb_refclkin. optional clock input. gp2[11] usb1 1.1 ohci (usb1) usb1_dm b3 a na usb1 phy data minus usb1_dp a3 a na usb1 phy data plus usb1_vdda33 c1 pwr na usb1 phy 3.3-v supply usb1_vdda18 c2 pwr na usb1 phy 1.8-v supply ahclkx0/ahclkx2/ usb_refclkin/ b5 i ipd na usb_refclkin. optional clock input. gp2[11] (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor table 3-20. ethernet media access controller (emac) terminal functions pin no signal name type (1) pull (2) muxed description zkb rmii emac 50-mhz ahclkr0/ rmii_mhz_50_clk/gp2[14]/boot[11] a4 i/o ipd mcasp0, gpio, boot clock input or output. (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor 34 device overview submit documentation feedback product preview
3.7.18 multimedia card/secure digital (mmc/sd) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 3-20. ethernet media access controller (emac) terminal functions (continued) pin no signal name type (1) pull (2) muxed description zkb emac rmii receiver axr0[6]/ rmii_rxer/aclkr2/gp3[6] d7 i ipd error. axr0[5]/ rmii_rxd[1]/afsx2/gp3[5] c7 i ipd emac rmii receive data. axr0[4]/ rmii_rxd[0]/axr2[1]/gp3[4] b7 i ipd emac rmii carrier axr0[3]/ rmii_crs_dv/axr2[2]/gp3[3] a7 i ipd mcasp0, mcasp2, gpio sense data valid. emac rmii transmit axr0[2]/ rmii_txen/axr2[3]/gp3[2] d8 o ipd enable. axr0[1]/ rmii_txd[1]/aclkx2/gp3[1] c8 o ipd emac rmii trasmit data. axr0[0]/ rmii_txd[0]/afsr2/gp3[0] b8 o ipd mdio axr0[8]/ mdio_d/gp3[8] b6 i/o ipu mdio serial data. mcasp0, gpio axr0[7]/ mdio_clk/gp3[7] a6 o ipd mdio clock table 3-21. multimedia card/secure digital (mmc/sd) terminal functions pin no signal name type (1) pull (2) muxed description zkb ema_a[1]/ mmcsd_clk/uhpi_hcntl0/gp1[1] r9 o ipu mmcsd clock. emifa, uhpi, gpio ema_a[2]/ mmcsd_cmd/uhpi_hcntl1/gp1[2] p9 i/o ipu mmcsd command. emifa, uhpi, gpio, ema_d[7]/ mmcsd_dat[7]/uhpi_hd[7]/gp0[7]/boot[13] m15 i/o ipu boot ema_d[6]/ mmcsd_dat[6]/uhpi_hd[6]/gp0[6] n13 i/o ipu ema_d[5]/ mmcsd_dat[5]/uhpi_hd[5]/gp0[5] n15 i/o ipu ema_d[4]/ mmcsd_dat[4]/uhpi_hd[4]/gp0[4] p13 i/o ipu emifa, uhpi, gpio mmc/sd data. ema_d[3]/ mmcsd_dat[3]/uhpi_hd[3]/gp0[3] p15 i/o ipu ema_d[2]/ mmcsd_dat[2]/uhpi_hd[2]/gp0[2] r13 i/o ipu ema_d[1]/ mmcsd_dat[1]/uhpi_hd[1]/gp0[1] r15 i/o ipu emifa, uhpi, gpio, ema_d[0]/ mmcsd_dat[0]/uhpi_hd[0]/gp0[0]/boot[12] t13 i/o ipu boot (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor submit documentation feedback device overview 35 product preview
3.7.19 liquid crystal display controller(lcd) 3.7.20 reserved OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 3-22. liquid crystal display controller (lcd) terminal functions pin no signal name type (1) pull (2) muxed description zkb ema_d[15]/uhpi_hd[15] /lcd_d[15]/gp0[15] m16 i/o ipd ema_d[14]/uhpi_hd[14]/ lcd_d[14]/gp0[14] n14 i/o ipd ema_d[13]/uhpi_hd[13]/ lcd_d[13]/gp0[13] n16 i/o ipd ema_d[12]/uhpi_hd[12]/ lcd_d[12]/gp0[12] p14 i/o ipd emifa, uhpi, gpio ema_d[11]/uhpi_hd[11]/ lcd_d[11]/gp0[11] p16 i/o ipd ema_d[10]/uhpi_hd[10]/ lcd_d[10]/gp0[10] r14 i/o ipd lcd data bus. ema_d[9]/uhpi_hd[9]/ lcd_d[9]/gp0[9] t14 i/o ipd ema_d[8]/uhpi_hd[8]/ lcd_d[8]/gp0[8] n12 i/o ipd ema_a[0]/ lcd_d[7]/gp1[0] t9 i/o ipd emifa, gpio ema_a[3]/ lcd_d[6]/gp1[3] n9 i/o ipd emifa, uhpi, ema_ba[1]/ lcd_d[5]/uhpi_hhwil/gp1[13] p8 i/o ipu gpio ema_ba[0]/ lcd_d[4]/gp1[14] r8 i/o ipu ema_a[4]/ lcd_d[3]/gp1[4] t10 i/o ipd ema_a[5]/ lcd_d[2]/gp1[5] r10 i/o ipd lcd data bus. ema_a[6]/ lcd_d[1]/gp1[6] p10 i/o ipd ema_a[7]/ lcd_d[0]/gp1[7] n10 i/o ipd emifa, gpio ema_a[8]/ lcd_pclk/gp1[8] t11 o ipu lcd pixel clock. ema_a[9]/ lcd_hsync/gp1[9] r11 o ipu lcd horizontal sync. ema_a[10]/ lcd_vsync/gp1[10] n8 o ipu lcd vertical sync. lcd ac bias enable ema_a[11]/ lcd_ac_enb_cs/gp1[11] p11 o ipu chip select. ema_a[12]/ lcd_mclk/gp1[12] n11 o ipu lcd memory clock. (1) i = input, o = output, i/o = bidirectional, z = high impedance, pwr = supply voltage, gnd = ground, a = analog signal. note: for multiplexed pins where functions have different types (ie., input versus output), the table reflects the pin function direction for that particular peripheral. (2) ipd = internal pulldown resistor, ipu = internal pullup resistor table 3-23. reserved terminal functions pin no signal name type (1) description zkb rsv1 f7 pwr reserved. (leave unconnected, do not connect to power or ground.) reserved. for proper device operation, this pin must be tied directly to rsv2 b1 pwr cv dd . (1) pwr = supply voltage. device overview 36 submit documentation feedback product preview
3.7.21 supply and ground OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 3-24. supply and ground terminal functions pin no signal name type (1) description zkb f6,g6, g7, g10, g11,h6, h7, h10, h11, cvdd (core supply) h12,j6, j7, pwr 1.2-v core supply voltage pins j10, j11, j12, k6, k7, k10, k11,l6 b16, e5, e8, e9, e12, f5, f11, f12, g5, dvdd (i/o supply) g12, k5, k12, pwr 3.3-v i/o supply voltage pins. l5, l11, l12, m5, m8, m9, m12, r1, r16 a1, a2, a15, a16, b2, e6, e7, e10, e11, f8, f9, f10, g8, g9, h8, h9, vss (ground) gnd ground pins. j8, j9, k8, k9, l7, l8, l9, l10, m6, m7, m10, m11, t1, t2, t15, t16 (1) pwr = supply voltage, gnd - ground. submit documentation feedback device overview 37 product preview
4 device configuration 4.1 syscfg module OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the following system level features of the chip are controlled by the syscfg peripheral: readable device, die, and chip revision id control of pin multiplexing priority of bus accesses different bus masters in the system capture at power on reset the chip boot[15:0] pin values and make them available to software special case settings for peripherals: ? locking of pll controller settings ? default burst sizes for edma3 tc0 and tc1 ? selection of the source for the ecap module input capture (including on chip sources) ? mcasp amutein selection and clearing of amute status for the three mcasp peripherals ? control of the reference clock source and other side-band signals for both of the integrated usb phys ? clock source selection for emifa and emifb source of emulation suspend signal (from either arm or dsp) of peripherals supporting this function control of on-chip inter-processor interrupts for signaling between arm and dsp since the syscfg peripheral controls global operation of the device, its registers are protected against erroneous accesses by several mechanisms: a special key sequence must be written to kick0, kick1 registers before any other registers are writeable. ? unlock sequence: write 0x83e70b13 to kick0, then write 0x95a4f1e0 to kick1 ? syscfg remains unlocked after the unlock sequence until locked again. ? any number of accesses may be performed while the module is unlocked ? locking the module is accomplished by writing any other value to either kick0 or kick1 additionally, many registers are accessible only by a host ( arm or dsp) when it is operating in its privileged mode. (ex. from the kernel, but not from user space code). table 4-1. system configuration (syscfg) module register access offset acronym register description access 0x01c1 4000 revid revision identification register ? 0x01c14008 ? dieidr0-diedr3 device identification register 0 - 3 ? 0x01c1 4014 0x01c1 4020 bootcfg boot configuration register privileged mode 0x01c1 4038 kick0r kick 0 register privileged mode 0x01c1 403c kick1r kick 1 register privileged mode 0x01c1 4040 host0cfg host 0 configuration register ? 0x01c1 4044 host1cfg host 1 configuration register ? 0x01c1 40e0 irawstat interrupt raw status/set register privileged mode 0x01c1 40e4 ienstat interrupt enable status/clear register privileged mode 0x01c1 40e8 ienset interrupt enable register privileged mode 0x01c1 40ec ienclr interrupt enable clear register privileged mode 0x01c1 40f0 eoi end of interrupt register privileged mode 0x01c1 40f4 fltaddrr fault address register privileged mode 0x01c1 40f8 fltstat fault status register ? 0x01c1 mstpri0-mstpri2 master priority 0-2 registers privileged mode 4110-0x01c1 4118 device configuration 38 submit documentation feedback product preview
4.2 pin multiplexing control registers OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 4-1. system configuration (syscfg) module register access (continued) offset acronym register description access 0x01c1 pinmux0-pinmux19 pin multiplexing control 0-19 registers privileged mode 4120-0x01c1 416c 0x01c1 4170 suspsrc suspend source register privileged mode 0x01c1 4174 chipsig chip signal register ? 0x01c1 4178 chipsig_clr chip signal clear register ? 0x01c1 cfgchip0-cfgchip4 chip configuration 0-4 registers privileged mode 417c-0x01c1 418c device level pin multiplexing is controlled by registers pinmux0 - pinmux19 in the syscfg module. for the omap-l13x device family, pin multiplexing can be controlled on a pin-by-pin basis. each pin that is multiplexed with several different functions has a corresponding 4-bit field in one of the pinmux registers. pin multiplexing selects which of several peripheral pin functions controls the pin's io buffer output data and output enable values only. the default pin multiplexing control for almost every pin is to select 'none' of the peripheral functions in which case the pin's io buffer is held tri-stated. note that the input from each pin is always routed to all of the peripherals that share the pin; the pinmux registers have no effect on input from a pin. this feature allows a pin such as ahclkx0/ahclkx2/usb_refclkin/gp2[11] to be used as both the mcasp0 ahclkx0 (output) pin, and the mcasp2 ahclkx2 master clock (output) pin simultaneously. section 4.2.1 through section 4.2.20 contain the specific bit field definitions for the pinmux registers on the OMAP-L137 devices. submit documentation feedback device configuration 39 product preview
4.2.1 pinmux0 register definition (address 0x01c1 4120 ) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux0[31:28] pinmux0[27:24] pinmux0[23:20] pinmux0[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux0[15:12] pinmux0[11:8] pinmux0[7:4] pinmux0[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-1. pinmux0 register bit layout table 4-2. field descriptions for pinmux0 bits field zkb description ball 31:28 pinmux0[31:28] k15 emb_we control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_we 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 27:24 pinmux0[27:24] a8 emb_ras control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_ras 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 23:20 pinmux0[23:20] l13 emb_cas control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_cas 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 19:16 pinmux0[19:16] d9 emb_cs[0] control 0000 = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_cs[0] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 15:12 pinmux0[15:12] c14 emb_clk control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = reserved - behavior is undefined 1000 = reserved - behavior is undefined 0010 = selects output function emb_clk other = reserved - behavior is undefined. 11:8 pinmux0[11:8] c13 emb_sdcke control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_sdcke 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 7:4 pinmux0[7:4] j5 emu[0] / gp7[15] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function gp7[15] 1000 = selects output function emu[0] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 3:0 pinmux0[3:0] k1 rtck / gp7[14] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function gp7[14] 1000 = selects output function rtck 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. device configuration 40 submit documentation feedback product preview
4.2.2 pinmux1 register definition (address 0x01c1 4124 ) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux1[31:28] pinmux1[27:24] pinmux1[23:20] pinmux1[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux1[15:12] pinmux1[11:8] pinmux1[7:4] pinmux1[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-2. pinmux1 register bit layout table 4-3. field descriptions for pinmux1 bits field zkb description ball 31:28 pinmux1[31:28] c11 emb_a[5] / gp7[7] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_a[5] 1000 = selects output function gp7[7] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 27:24 pinmux1[27:24] d11 emb_a[4] / gp7[6] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_a[4] 1000 = selects output function gp7[6] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 23:20 pinmux1[23:20] a10 emb_a[3] / gp7[5] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_a[3] 1000 = selects output function gp7[5] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 19:16 pinmux1[19:16] b10 emb_a[2] / gp7[4] control 0000 = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_a[2] 1000 = selects output function gp7[4] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 15:12 pinmux1[15:12] c10 emb_a[1] / gp7[3] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_a[1] 1000 = selects output function gp7[3] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 11:8 pinmux1[11:8] d10 emb_a[0] / gp7[2] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_a[0] 1000 = selects output function gp7[2] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 7:4 pinmux1[7:4] c9 emb_ba[0] / gp7[1] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_ba[0] 1000 = selects output function gp7[1] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 3:0 pinmux1[3:0] b9 emb_ba[1] / gp7[0] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_ba[1] 1000 = selects output function gp7[0] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. submit documentation feedback device configuration 41 product preview
4.2.3 pinmux2 register definition (address 0x01c1 4128 ) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux2[31:28] pinmux2[27:24] pinmux2[23:20] pinmux2[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux2[15:12] pinmux2[11:8] pinmux2[7:4] pinmux2[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-3. pinmux2 register bit layout table 4-4. field descriptions for pinmux2 bits field zkb description ball 31:28 pinmux2[31:28] g14 emb_d[31] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[31] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 27:24 pinmux2[27:24] b15 emb_a[12] / gp3[13] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_a[12] 1000 = selects output function gp3[13] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 23:20 pinmux2[23:20] b12 emb_a[11] / gp7[13] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_a[11] 1000 = selects output function gp7[13] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 19:16 pinmux2[19:16] a9 emb_a[10]/gp7[12] control 0000 = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_a[10] 1000 = selects output function gp7[12] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 15:12 pinmux2[15:12] c12 emb_a[9] / gp7[11] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_a[9] 1000 = selects output function gp7[11] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 11:8 pinmux2[11:8] d12 emb_a[8] / gp7[10] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_a[8] 1000 = selects output function gp7[10] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 7:4 pinmux2[7:4] a11 emb_a[7] / gp7[9] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_a[7] 1000 = selects output function gp7[9] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 3:0 pinmux2[3:0] b11 emb_a[6] / gp7[8] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_a[6] 1000 = selects output function gp7[8] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. device configuration 42 submit documentation feedback product preview
4.2.4 pinmux3 register definition (address 0x01c1 412c ) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux3[31:28] pinmux3[27:24] pinmux3[23:20] pinmux3[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux3[15:12] pinmux3[11:8] pinmux3[7:4] pinmux3[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-4. pinmux3 register bit layout table 4-5. field descriptions for pinmux3 bits field zkb description ball 31:28 pinmux3[31:28] l15 emb_d[23] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[23] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 27:24 pinmux3[27:24] a13 emb_d[24] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[24] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 23:20 pinmux3[23:20] b14 emb_d[25] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[25] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 19:16 pinmux3[19:16] a14 emb_d[26] control 0000 = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[26] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 15:12 pinmux3[15:12] e14 emb_d[27] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[27] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 11:8 pinmux3[11:8] e15 emb_d[28] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[28] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 7:4 pinmux3[7:4] f14 emb_d[29] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[29] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 3:0 pinmux3[3:0] f15 emb_d[30] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[30] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. submit documentation feedback device configuration 43 product preview
4.2.5 pinmux4 register definition (address 0x01c1 4130 ) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux4[31:28] pinmux4[27:24] pinmux4[23:20] pinmux4[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux4[15:12] pinmux4[11:8] pinmux4[7:4] pinmux4[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-5. pinmux4 register bit layout table 4-6. field descriptions for pinmux4 bits field zkb description ball 31:28 pinmux4[31:28] a12 emb_we_dqm[3] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function 1000 = reserved - behavior is undefined emb_we_dqm[3] other = reserved - behavior is undefined. 0010 = reserved - behavior is undefined 27:24 pinmux4[27:24] g15 emb_d[16] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[16] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 23:20 pinmux4[23:20] h14 emb_d[17] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[17] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 19:16 pinmux4[19:16] h15 emb_d[18] control 0000 = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[18] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 15:12 pinmux4[15:12] j14 emb_d[19] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[19] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 11:8 pinmux4[11:8] k13 emb_d[20] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[20] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 7:4 pinmux4[7:4] k16 emb_d[21] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[21] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 3:0 pinmux4[3:0] l14 emb_d[22] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[22] 1000 = reserved - behavior is undefined 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. device configuration 44 submit documentation feedback product preview
4.2.6 pinmux5 register definition (address 0x01c1 4134 ) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux5[31:28] pinmux5[27:24] pinmux5[23:20] pinmux5[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux5[15:12] pinmux5[11:8] pinmux5[7:4] pinmux5[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-6. pinmux5 register bit layout table 4-7. field descriptions for pinmux5 bits field zkb description ball 31:28 pinmux5[31:28] j15 emb_d[6] / gp6[6] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[6] 1000 = selects output function gp6[6] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 27:24 pinmux5[27:24] j13 emb_d[5] / gp6[5] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[5] 1000 = selects output function gp6[5] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 23:20 pinmux5[23:20] h16 emb_d[4] / gp6[4] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[4] 1000 = selects output function gp6[4] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 19:16 pinmux5[19:16] h13 emb_d[3] / gp6[3] control 0000 = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[3] 1000 = selects output function gp6[3] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 15:12 pinmux5[15:12] g16 emb_d[2] / gp6[2] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[2] 1000 = selects output function gp6[2] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 11:8 pinmux5[11:8] g13 emb_d[1] / gp6[1] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[1] 1000 = selects output function gp6[1] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 7:4 pinmux5[7:4] f16 emb_d[0] / gp6[0] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[0] 1000 = selects output function gp6[0] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 3:0 pinmux5[3:0] b13 emb_we_dqm[2] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function 1000 = reserved - behavior is undefined emb_we_dqm[2] other = reserved - behavior is undefined. 0010 = reserved - behavior is undefined submit documentation feedback device configuration 45 product preview
4.2.7 pinmux6 register definition (address 0x01c1 4138 ) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux6[31:28] pinmux6[27:24] pinmux6[23:20] pinmux6[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux6[15:12] pinmux6[11:8] pinmux6[7:4] pinmux6[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-7. pinmux6 register bit layout table 4-8. field descriptions for pinmux6 bits field zkb description ball 31:28 pinmux6[31:28] e16 emb_d[14] / gp6[14] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[14] 1000 = selects output function gp6[14] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 27:24 pinmux6[27:24] e13 emb_d[13] / gp6[13] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[13] 1000 = selects output function gp6[13] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 23:20 pinmux6[23:20] d16 emb_d[12] / gp6[12] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[12] 1000 = selects output function gp6[12] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 19:16 pinmux6[19:16] d15 emb_d[11] / gp6[11] control 0000 = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[11] 1000 = selects output function gp6[11] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 15:12 pinmux6[15:12] d14 emb_d[10] / gp6[10] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[10] 1000 = selects output function gp6[10] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 11:8 pinmux6[11:8] d13 emb_d[9] / gp6[9] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[9] 1000 = selects output function gp6[9] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 7:4 pinmux6[7:4] c16 emb_d[8] / gp6[8] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[8] 1000 = selects output function gp6[8] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 3:0 pinmux6[3:0] j16 emb_d[7] / gp6[7] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[7] 1000 = selects output function gp6[7] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. device configuration 46 submit documentation feedback product preview
4.2.8 pinmux7 register definition (address 0x01c1 413c ) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux7[31:28] pinmux7[27:24] pinmux7[23:20] pinmux7[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux7[15:12] pinmux7[11:8] pinmux7[7:4] pinmux7[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-8. pinmux7 register bit layout table 4-9. field descriptions for pinmux7 bits field zkb description ball 31:28 pinmux7[31:28] n4 spi0_scs[0] / uart0_rts / eqep0b / gp5[4] / boot[4] control 0000 [default] = pin is tri-stated. 0100 = selects output function eqep0b 0001 = selects output function spi0_scs[0] 1000 = selects output function gp5[4] 0010 = selects output function uart0_rts other = reserved - behavior is undefined. 27:24 pinmux7[27:24] r5 spi0_ena / uart0_cts / eqep0a / gp5[3] / boot[3] control 0000 [default] = pin is tri-stated. 0100 = selects output function eqep0a 0001 = selects output function spi0_ena 1000 = selects output function gp5[3] 0010 = selects output function uart0_cts other = reserved - behavior is undefined. 23:20 pinmux7[23:20] t5 spi0_clk / eqep1i / gp5[2] / boot[2] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function spi0_clk 1000 = selects output function gp5[2] 0010 = selects output function eqep1i other = reserved - behavior is undefined. 19:16 pinmux7[19:16] p6 spio_somi[0] / eqep0s / gp5[1] control 0000 = pin is tri-stated. 0100 = reserved - behavior is undefined. 0001 = selects output function spio_somi[0] 1000 = selects output function gp5[1] 0010 = selects output function eqep0s other = reserved - behavior is undefined. 15:12 pinmux7[15:12] r6 spi0_somi[0] / eqep0i / gp5[0] / boot[0] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function spi0_somi[0] 1000 = selects output function gp5[0] 0010 = selects output function eqep0i other = reserved - behavior is undefined. 11:8 pinmux7[11:8] k14 emb_we_dqm[0] / gp5[15] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function 1000 = selects output function gp5[15] emb_we_dqm[0] other = reserved - behavior is undefined. 0010 = reserved - behavior is undefined 7:4 pinmux7[7:4] c15 emb_we_dqm[1] / gp5[14] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function 1000 = selects output function gp5[14] emb_we_dqm[1] other = reserved - behavior is undefined. 0010 = reserved - behavior is undefined 3:0 pinmux7[3:0] f13 emb_d[15] / gp6[15] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function emb_d[15] 1000 = selects output function gp6[15] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. submit documentation feedback device configuration 47 product preview
4.2.9 pinmux8 register definition (address 0x01c1 4140 ) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux8[31:28] pinmux8[27:24] pinmux8[23:20] pinmux8[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux8[15:12] pinmux8[11:8] pinmux8[7:4] pinmux8[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-9. pinmux8 register bit layout table 4-10. field descriptions for pinmux8 bits field zkb description ball 31:28 pinmux8[31:28] r4 spi1_ena / uart2_rxd / gp5[12] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function spi1_ena 1000 = selects output function gp5[12] 0010 = selects output function uart2_rxd other = reserved - behavior is undefined. 27:24 pinmux8[27:24] t4 axr1[11] / gp5[11] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function axr1[11] 1000 = selects output function gp5[11] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 23:20 pinmux8[23:20] n3 axr1[10] / gp5[10] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function axr1[10] 1000 = selects output function gp5[10] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 19:16 pinmux8[19:16] p3 uart0_txd / i2c0_scl / tm64p0_out12 / gp5[9] control 0000 = pin is tri-stated. 0100 = selects output function tm64p0_out12 0001 = selects output function uart0_txd 1000 = selects output function gp5[9] 0010 = selects output function i2c0_scl other = reserved - behavior is undefined. 15:12 pinmux8[15:12] r3 uart0_rxd / i2c0_sda / tm64p0_in12 / gp5[8] / boot[8] control 0000 [default] = pin is tri-stated. 0100 = selects output function tm64p0_in12 0001 = selects output function uart0_rxd 1000 = selects output function gp5[8] 0010 = selects output function i2c0_sda other = reserved - behavior is undefined. 11:8 pinmux8[11:8] t6 spi1_clk / eqep1s / gp5[7] / boot[7] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function spi1_clk 1000 = selects output function gp5[7] 0010 = selects output function eqep1s other = reserved - behavior is undefined. 7:4 pinmux8[7:4] n5 spi1_simo[0] / i2c1_sda / gp5[6] / boot[6] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function spi1_simo[0] 1000 = selects output function gp5[6] 0010 = selects output function i2c1_sda other = reserved - behavior is undefined. 3:0 pinmux8[3:0] p5 spi1_somi[0] / i2c1_scl / gp5[5] / boot[5] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function spi1_somi[0] 1000 = selects output function gp5[5] 0010 = selects output function i2c1_scl other = reserved - behavior is undefined. device configuration 48 submit documentation feedback product preview
4.2.10 pinmux9 register definition (address 0x01c1 4144 ) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux9[31:28] pinmux9[27:24] pinmux9[23:20] pinmux9[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux9[15:12] pinmux9[11:8] pinmux9[7:4] pinmux9[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-10. pinmux9 register bit layout table 4-11. field descriptions for pinmux9 bits field zkb description ball 31:28 pinmux9[31:28] c4 afsr0 / gp3[12] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function afsr0 1000 = selects output function gp3[12] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 27:24 pinmux9[27:24] b4 aclkr0 / ecap1 / apwm1 / gp2[15] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function aclkr0 1000 = selects output function gp2[15] 0010 = selects output function ecap1 / apwm1 other = reserved - behavior is undefined. 23:20 pinmux9[23:20] a4 ahclkr0 / rmii_mhz_50_clk / gp2[14] / boot[11] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ahclkr0 1000 = selects output function gp2[14] 0010 = selects output function other = reserved - behavior is undefined. rmii_mhz_50_clk 19:16 pinmux9[19:16] d5 afsx0 / gp2[13] control 0000 = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function afsx0 1000 = selects output function gp2[13] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 15:12 pinmux9[15:12] c5 aclkx0 / ecap0 / apwm0 / gp2[12] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function aclkx0 1000 = selects output function gp2[12] 0010 = selects output function ecap0 / apwm0 other = reserved - behavior is undefined. 11:8 pinmux9[11:8] b5 ahclkx0 / ahclkx2 / usb_refclkin / gp2[11] control 0000 [default] = pin is tri-stated. 0100 = selects output function usb_refclkin 0001 = selects output function ahclkx0 1000 = selects output function gp2[11] 0010 = selects output function ahclkx2 other = reserved - behavior is undefined. 7:4 pinmux9[7:4] e4 usb0_drvvbus / gp4[15] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function usb0_drvvbus 1000 = selects output function gp4[15] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 3:0 pinmux9[3:0] p4 spi1_scs[0] / uart2_txd / gp5[13] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function spi1_scs[0] 1000 = selects output function gp5[13] 0010 = selects output function uart2_txd other = reserved - behavior is undefined. submit documentation feedback device configuration 49 product preview
4.2.11 pinmux10 register definition (address 0x01c1 4148 ) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux10[31:28] pinmux10[27:24] pinmux10[23:20] pinmux10[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux10[15:12] pinmux10[11:8] pinmux10[7:4] pinmux10[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-11. pinmux10 register bit layout table 4-12. field descriptions for pinmux10 bits field zkb description ball 31:28 pinmux10[31:28] d7 axr0[6] / rmii_rxer / aclkr2 / gp3[6] control 0000 [default] = pin is tri-stated. 0100 = selects output function aclkr2 0001 = selects output function axr0[6] 1000 = selects output function gp3[6] 0010 = selects output function rmii_rxer other = reserved - behavior is undefined. 27:24 pinmux10[27:24] c7 axr0[5] / rmii_rxd[1] / afsx2 / gp3[5] control 0000 [default] = pin is tri-stated. 0100 = selects output function afsx2 0001 = selects output function axr0[5] 1000 = selects output function gp3[5] 0010 = selects output function rmii_rxd[1] other = reserved - behavior is undefined. 23:20 pinmux10[23:20] b7 axr0[4] / rmii_rxd[0] / axr2[1] / gp3[4] control 0000 [default] = pin is tri-stated. 0100 = selects output function axr2[1] 0001 = selects output function axr0[4] 1000 = selects output function gp3[4] 0010 = selects output function rmii_rxd[0] other = reserved - behavior is undefined. 19:16 pinmux10[19:16] a7 axr0[3] / rmii_crs_dv / axr2[2] / gp3[3] control 0000 = pin is tri-stated. 0100 = selects output function axr2[2] 0001 = selects output function axr0[3] 1000 = selects output function gp3[3] 0010 = selects output function rmii_crs_dv other = reserved - behavior is undefined. 15:12 pinmux10[15:12] d8 axr0[2] / rmii_txen / axr2[3] / gp3[2] control 0000 [default] = pin is tri-stated. 0100 = selects output function axr2[3] 0001 = selects output function axr0[2] 1000 = selects output function gp3[2] 0010 = selects output function rmii_txen other = reserved - behavior is undefined. 11:8 pinmux10[11:8] c8 axr0[1] / rmii_txd[1] / aclkx2 / gp3[1] control 0000 [default] = pin is tri-stated. 0100 = selects output function aclkx2 0001 = selects output function axr0[1] 1000 = selects output function gp3[1] 0010 = selects output function rmii_txd[1] other = reserved - behavior is undefined. 7:4 pinmux10[7:4] b8 axr0[0] / rmii_txd[0] / afsr2 / gp3[0] control 0000 [default] = pin is tri-stated. 0100 = selects output function afsr2 0001 = selects output function axr0[0] 1000 = selects output function gp3[0] 0010 = selects output function rmii_txd[0] other = reserved - behavior is undefined. 3:0 pinmux10[3:0] l4 amute0 / resetout control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function amute0 1000 = selects output function resetout 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. device configuration 50 submit documentation feedback product preview
4.2.12 pinmux11 register definition (address 0x01c1 414c ) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux11[31:28] pinmux11[27:24] pinmux11[23:20] pinmux11[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux11[15:12] pinmux11[11:8] pinmux11[7:4] pinmux11[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-12. pinmux11 register bit layout table 4-13. field descriptions for pinmux11 bits field zkb description ball 31:28 pinmux11[31:28] k4 afsx1 / epwmsynci / epwmsync0 / gp4[10] control 0000 [default] = pin is tri-stated. 0100 = selects output function epwmsync0 0001 = selects output function afsx1 1000 = selects output function gp4[10] 0010 = selects output function epwmsynci other = reserved - behavior is undefined. 27:24 pinmux11[27:24] k3 aclkx1 / epwm0a / gp3[15] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function aclkx1 1000 = selects output function gp3[15] 0010 = selects output function epwm0a other = reserved - behavior is undefined. 23:20 pinmux11[23:20] k2 ahclkx1 / epwm0b / gp3[14] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ahclkx1 1000 = selects output function gp3[14] 0010 = selects output function epwm0b other = reserved - behavior is undefined. 19:16 pinmux11[19:16] a5 axr0[11] / axr2[0] / gp3[11] control 0000 = pin is tri-stated. 0100 = selects output function axr2[0] 0001 = selects output function axr0[11] 1000 = selects output function gp3[11] 0010 = reserved - behavior is undefined. other = reserved - behavior is undefined. 15:12 pinmux11[15:12] d6 uart1_txd / axr0[10] / gp3[10] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function uart1_txd 1000 = selects output function gp3[10] 0010 = selects output function axr0[10] other = reserved - behavior is undefined. 11:8 pinmux11[11:8] c6 uart1_rxd / axr0[9] / gp3[9] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function uart1_rxd 1000 = selects output function gp3[9] 0010 = selects output function axr0[9] other = reserved - behavior is undefined. 7:4 pinmux11[7:4] b6 axr0[8] / mdio_d / gp3[8] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function axr0[8] 1000 = selects output function gp3[8] 0010 = selects output function mdio_d other = reserved - behavior is undefined. 3:0 pinmux11[3:0] a6 axr0[7] / mdio_clk / gp3[7] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function axr0[7] 1000 = selects output function gp3[7] 0010 = selects output function mdio_clk other = reserved - behavior is undefined. submit documentation feedback device configuration 51 product preview
4.2.13 pinmux12 register definition (address 0x01c1 4150 ) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux12[31:28] pinmux12[27:24] pinmux12[23:20] pinmux12[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux12[15:12] pinmux12[11:8] pinmux12[7:4] pinmux12[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-13. pinmux12 register bit layout table 4-14. field descriptions for pinmux12 bits field zkb description ball 31:28 pinmux12[31:28] p1 axr1[3] / eqep1a / gp4[3] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function axr1[3] 1000 = selects output function gp4[3] 0010 = selects output function eqep1a other = reserved - behavior is undefined. 27:24 pinmux12[27:24] p2 axr1[2] / gp4[2] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function axr1[2] 1000 = selects output function gp4[2] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 23:20 pinmux12[23:20] r2 axr1[1] / gp4[1] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function axr1[1] 1000 = selects output function gp4[1] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 19:16 pinmux12[19:16] t3 axr1[0] / gp4[0] control 0000 = pin is tri-stated. 0100 = reserved - behavior is undefined. 0001 = selects output function axr1[0] 1000 = selects output function gp4[0] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 15:12 pinmux12[15:12] d4 amute1 / ehrpwmtz / gp4[14] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function amute1 1000 = selects output function gp4[14] 0010 = selects output function ehrpwmtz other = reserved - behavior is undefined. 11:8 pinmux12[11:8] l3 afsr1 / gp4[13] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function afsr1 1000 = selects output function gp4[13] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 7:4 pinmux12[7:4] l2 aclkr1 / ecap2 / apwm2 / gp4[12] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function aclkr1 1000 = selects output function gp4[12] 0010 = selects output function ecap2 / apwm2 other = reserved - behavior is undefined. 3:0 pinmux12[3:0] l1 ahclkr1 / gp4[11] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ahclkr1 1000 = selects output function gp4[11] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. device configuration 52 submit documentation feedback product preview
4.2.14 pinmux13 register definition (address 0x01c1 4154 ) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux13[31:28] pinmux13[27:24] pinmux13[23:20] pinmux13[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux13[15:12] pinmux13[11:8] pinmux13[7:4] pinmux13[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-14. pinmux13 register bit layout table 4-15. field descriptions for pinmux13 bits field zkb description ball 31:28 pinmux13[31:28] r15 ema_d[1] / mmcsd_dat[1] / uhpi_hd[1] / gp0[1] control 0000 [default] = pin is tri-stated. 0100 = selects output function uhpi_hd[1] 0001 = selects output function ema_d[1] 1000 = selects output function gp0[1] 0010 = selects output function mmcsd_dat[1] other = reserved - behavior is undefined. 27:24 pinmux13[27:24] t13 ema_d[0] / mmcsd_dat[0] / uhpi_hd[0] / gp0[0] / boot[12] control 0000 [default] = pin is tri-stated. 0100 = selects output function uhpi_hd[0] 0001 = selects output function ema_d[0] 1000 = selects output function gp0[0] 0010 = selects output function mmcsd_dat[0] other = reserved - behavior is undefined. 23:20 pinmux13[23:20] m1 axr1[9] / gp4[9] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function axr1[9] 1000 = selects output function gp4[9] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 19:16 pinmux13[19:16] m2 axr1[8] / epwm1a / gp4[8] 0000 = pin is tri-stated. 0100 = selects output function epwm1a 0001 = selects output function axr1[8] 1000 = selects output function gp4[8] 0010 = reserved - behavior is undefined. other = reserved - behavior is undefined. 15:12 pinmux13[15:12] m3 axr1[7] / epwm1b / gp4[7] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function axr1[7] 1000 = selects output function gp4[7] 0010 = selects output function epwm1b other = reserved - behavior is undefined. 11:8 pinmux13[11:8] m4 axr1[6] / epwm2a / gp4[6] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function axr1[6] 1000 = selects output function gp4[6] 0010 = selects output function epwm2a other = reserved - behavior is undefined. 7:4 pinmux13[7:4] n1 axr1[5] / epwm2b / gp4[5] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function axr1[5] 1000 = selects output function gp4[5] 0010 = selects output function epwm2b other = reserved - behavior is undefined. 3:0 pinmux13[3:0] n2 axr1[4] / eqep1b / gp4[4] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function axr1[4] 1000 = selects output function gp4[4] 0010 = selects output function eqep1b other = reserved - behavior is undefined. submit documentation feedback device configuration 53 product preview
4.2.15 pinmux14 register definition (address 0x01c1 4158 ) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux14[31:28] pinmux14[27:24] pinmux14[23:20] pinmux14[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux14[15:12] pinmux14[11:8] pinmux14[7:4] pinmux14[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-15. pinmux14 register bit layout table 4-16. field descriptions for pinmux14 bits field zkb description ball 31:28 pinmux14[31:28] t14 ema_d[9] / uhpi_hd[9] / lcd_d[9] / gp0[9] control 0000 [default] = pin is tri-stated. 0100 = selects output function lcd_d[9] 0001 = selects output function ema_d[9] 1000 = selects output function gp0[9] 0010 = selects output function uhpi_hd[9] other = reserved - behavior is undefined. 27:24 pinmux14[27:24] n12 ema_d[8] / uhpi_hd[8] / lcd_d[8] / gp0[8] control 0000 [default] = pin is tri-stated. 0100 = selects output function lcd_d[8] 0001 = selects output function ema_d[8] 1000 = selects output function gp0[8] 0010 = selects output function uhpi_hd[8] other = reserved - behavior is undefined. 23:20 pinmux14[23:20] m15 ema_d[7] / mmcsd_dat[7] / uhpi_hd[7] / gp0[7] / boot[13] control 0000 [default] = pin is tri-stated. 0100 = selects output function uhpi_hd[7] 0001 = selects output function ema_d[7] 1000 = selects output function gp0[7] 0010 = selects output function mmcsd_dat[7] other = reserved - behavior is undefined. 19:16 pinmux14[19:16] n13 ema_d[6] / mmcsd_dat[6] / uhpi_hd[6] / gp0[6] 0000 = pin is tri-stated. 0100 = selects output function uhpi_hd[6] 0001 = selects output function ema_d[6] 1000 = selects output function gp0[6] 0010 = selects output function mmcsd_dat[6] other = reserved - behavior is undefined. 15:12 pinmux14[15:12] n15 ema_d[5] / mmcsd_dat[5] / uhpi_hd[5] / gp0[5] control 0000 [default] = pin is tri-stated. 0100 = selects output function uhpi_hd[5] 0001 = selects output function ema_d[5] 1000 = selects output function gp0[5] 0010 = selects output function mmcsd_dat[5] other = reserved - behavior is undefined. 11:8 pinmux14[11:8] p13 ema_d[4] / mmcsd_dat[4] / uhpi_hd[4] / gp0[4] control 0000 [default] = pin is tri-stated. 0100 = selects output function uhpi_hd[4] 0001 = selects output function ema_d[4] 1000 = selects output function gp0[4] 0010 = selects output function mmcsd_dat[4] other = reserved - behavior is undefined. 7:4 pinmux14[7:4] p15 ema_d[3] / mmcsd_dat[3] / uhpi_hd[3] / gp0[3] control 0000 [default] = pin is tri-stated. 0100 = selects output function uhpi_hd[3] 0001 = selects output function ema_d[3] 1000 = selects output function gp0[3] 0010 = selects output function mmcsd_dat[3] other = reserved - behavior is undefined. 3:0 pinmux14[3:0] r13 ema_d[2] / mmcsd_dat[2] / uhpi_hd[2] / gp0[2] control 0000 [default] = pin is tri-stated. 0100 = selects output function uhpi_hd[2] 0001 = selects output function ema_d[2] 1000 = selects output function gp0[2] 0010 = selects output function mmcsd_dat[2] other = reserved - behavior is undefined. device configuration 54 submit documentation feedback product preview
4.2.16 pinmux15 register definition (address 0x01c1 415c ) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux15[31:28] pinmux15[27:24] pinmux15[23:20] pinmux15[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux15[15:12] pinmux15[11:8] pinmux15[7:4] pinmux15[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-16. pinmux15 register bit layout table 4-17. field descriptions for pinmux15 bits field zkb description ball 31:28 pinmux15[31:28] r9 ema_a[1] / mmcsd_clk / uhpi_hcntl0 / gp1[1] control 0000 [default] = pin is tri-stated. 0100 = selects output function uhpi_hcntl0 0001 = selects output function ema_a[1] 1000 = selects output function gp1[1] 0010 = selects output function mmcsd_clk other = reserved - behavior is undefined. 27:24 pinmux15[27:24] t9 ema_a[0] / lcd_d[7] / gp1[0] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_a[0] 1000 = selects output function gp1[0] 0010 = selects output function lcd_d[7] other = reserved - behavior is undefined. 23:20 pinmux15[23:20] m16 ema_d[15] / uhpi_hd[15] / lcd_d[15] / gp0[15] control 0000 [default] = pin is tri-stated. 0100 = selects output function lcd_d[15] 0001 = selects output function ema_d[15] 1000 = selects output function gp0[15] 0010 = selects output function uhpi_hd[15] other = reserved - behavior is undefined. 19:16 pinmux15[19:16] n14 ema_d[14] / uhpi_hd[14] / lcd_d[14] / gp0[14] control 0000 = pin is tri-stated. 0100 = selects output function lcd_d[14] 0001 = selects output function ema_d[14] 1000 = selects output function gp0[14] 0010 = selects output function uhpi_hd[14] other = reserved - behavior is undefined. 15:12 pinmux15[15:12] n16 ema_d[13] / uhpi_hd[13] / lcd_d[13] / gp0[13] control 0000 [default] = pin is tri-stated. 0100 = selects output function lcd_d[13] 0001 = selects output function ema_d[13] 1000 = selects output function gp0[13] 0010 = selects output function uhpi_hd[13] other = reserved - behavior is undefined. 11:8 pinmux15[11:8] p14 ema_d[12] / uhpi_hd[12] / lcd_d[12] / gp0[12] control 0000 [default] = pin is tri-stated. 0100 = selects output function lcd_d[12] 0001 = selects output function ema_d[12] 1000 = selects output function gp0[12] 0010 = selects output function uhpi_hd[12] other = reserved - behavior is undefined. 7:4 pinmux15[7:4] p16 ema_d[11] / uhpi_hd[11] / lcd_d[11] / gp0[11] control 0000 [default] = pin is tri-stated. 0100 = selects output function lcd_d[11] 0001 = selects output function ema_d[11] 1000 = selects output function gp0[11] 0010 = selects output function uhpi_hd[11] other = reserved - behavior is undefined. 3:0 pinmux15[3:0] r14 ema_d[10] / uhpi_hd[10] / lcd_d[10] / gp0[10] control 0000 [default] = pin is tri-stated. 0100 = selects output function lcd_d[10] 0001 = selects output function ema_d[10] 1000 = selects output function gp0[10] 0010 = selects output function uhpi_hd[10] other = reserved - behavior is undefined. submit documentation feedback device configuration 55 product preview
4.2.17 pinmux16 register definition (address 0x01c1 4160 ) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux16[31:28] pinmux16[27:24] pinmux16[23:20] pinmux16[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux16[15:12] pinmux16[11:8] pinmux16[7:4] pinmux16[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-17. pinmux16 register bit layout table 4-18. field descriptions for pinmux16 bits field zkb description ball 31:28 pinmux16[31:28] r11 ema_a[9] / lcd_hsync / gp1[9] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_a[9] 1000 = selects output function gp1[9] 0010 = selects output function lcd_hsync other = reserved - behavior is undefined. 27:24 pinmux16[27:24] t11 ema_a[8] / lcd_pclk / gp1[8] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_a[8] 1000 = selects output function gp1[8] 0010 = selects output function lcd_pclk other = reserved - behavior is undefined. 23:20 pinmux16[23:20] n10 ema_a[7] / lcd_d[0] / gp1[7] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_a[7] 1000 = selects output function gp1[7] 0010 = selects output function lcd_d[0] other = reserved - behavior is undefined. 19:16 pinmux16[19:16] p10 ema_a[6] / lcd_d[1] / gp1[6] control 0000 = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_a[6] 1000 = selects output function gp1[6] 0010 = selects output function lcd_d[1] other = reserved - behavior is undefined. 15:12 pinmux16[15:12] r10 ema_a[5] / lcd_d[2] / gp1[5] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_a[5] 1000 = selects output function gp1[5] 0010 = selects output function lcd_d[2] other = reserved - behavior is undefined. 11:8 pinmux16[11:8] t10 ema_a[4] / lcd_d[3] / gp1[4] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_a[4] 1000 = selects output function gp1[4] 0010 = selects output function lcd_d[3] other = reserved - behavior is undefined. 7:4 pinmux16[7:4] n9 ema_a[3] / lcd_d[6] / gp1[3] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_a[3] 1000 = selects output function gp1[3] 0010 = selects output function lcd_d[6] other = reserved - behavior is undefined. 3:0 pinmux16[3:0] p9 ema_a[2] / mmcsd_cmd / uhpi_hcntl1 / gp1[2] control 0000 [default] = pin is tri-stated. 0100 = selects output function uhpi_hcntl1 0001 = selects output function ema_a[2] 1000 = selects output function gp1[2] 0010 = selects output function mmcsd_cmd other = reserved - behavior is undefined. device configuration 56 submit documentation feedback product preview
4.2.18 pinmux17 register definition (address 0x01c1 4164 ) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux17[31:28] pinmux17[27:24] pinmux17[23:20] pinmux17[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux17[15:12] pinmux17[11:8] pinmux17[7:4] pinmux17[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-18. pinmux17 register bit layout table 4-19. field descriptions for pinmux17 bits field zkb description ball 31:28 pinmux17[31:28] l16 ema_cas / ema_cs[4] / gp2[1] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_cas 1000 = selects output function gp2[1] 0010 = selects output function ema_cs[4] other = reserved - behavior is undefined. 27:24 pinmux17[27:24] t12 ema_sdcke / gp2[0] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_sdcke 1000 = selects output function gp2[0] 0010 = reserved - behavior is undefined other = reserved - behavior is undefined. 23:20 pinmux17[23:20] r12 ema_clk / obsclk / ahclkr2 / gp1[15] control 0000 [default] = pin is tri-stated. 0100 = selects output function ahclkr2 0001 = selects output function ema_clk 1000 = selects output function gp1[15] 0010 = selects output function obsclk other = reserved - behavior is undefined. 19:16 pinmux17[19:16] r8 ema_ba[0] / lcd_d[4] / gp1[14] control 0000 = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_ba[0] 1000 = selects output function gp1[14] 0010 = selects output functio lcd_d[4] other = reserved - behavior is undefined. 15:12 pinmux17[15:12] p8 ema_ba[1] / lcd_d[5] / uhpi_hhwil / gp1[13] control 0000 [default] = pin is tri-stated. 0100 = selects output function uhpi_hhwil 0001 = selects output function ema_ba[1] 1000 = selects output function gp1[13] 0010 = selects output function lcd_d[5] other = reserved - behavior is undefined. 11:8 pinmux17[11:8] n11 ema_a[12] / lcd_mclk / gp1[12] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_a[12] 1000 = selects output function gp1[12] 0010 = selects output function lcd_mclk other = reserved - behavior is undefined. 7:4 pinmux17[7:4] p11 ema_a[11] / lcd_ac_enb_cs / gp1[11] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_a[11] 1000 = selects output function gp1[11] 0010 = selects output function other = reserved - behavior is undefined. lcd_ac_enb_cs 3:0 pinmux17[3:0] n8 ema_a[10] / lcd_vsync / gp1[10] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_a[10] 1000 = selects output function gp1[10] 0010 = selects output function lcd_vsync other = reserved - behavior is undefined. submit documentation feedback device configuration 57 product preview
4.2.19 pinmux18 register definition (address 0x01c1 4168 ) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 pinmux18[31:28] pinmux18[27:24] pinmux18[23:20] pinmux18[19:16] r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 pinmux18[15:12] pinmux18[11:8] pinmux18[7:4] pinmux18[3:0] r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-19. pinmux18 register bit layout table 4-20. field descriptions for pinmux18 bits field zkb description ball 31:28 pinmux18[31:28] m14 ema_we_dqm[0] / uhpi_hint / axr0[15] / gp2[9] control 0000 [default] = pin is tri-stated. 0100 = selects output function axr0[15] 0001 = selects output function 1000 = selects output function gp2[9] ema_we_dqm[0] other = reserved - behavior is undefined. 0010 = selects output function uhpi_hint 27:24 pinmux18[27:24] p12 ema_we_dqm[1] / uhpi_hds2 / axr0[14] / gp2[8] control 0000 [default] = pin is tri-stated. 0100 = selects output function axr0[14] 0001 = selects output function 1000 = selects output function gp2[8] ema_we_dqm[1] other = reserved - behavior is undefined. 0010 = selects output function uhpi_hds2 23:20 pinmux18[23:20] r7 ema_oe / uhpi_hds1 / axr0[13] / gp2[7] control 0000 [default] = pin is tri-stated. 0100 = selects output function axr0[13] 0001 = selects output function ema_oe 1000 = selects output function gp2[7] 0010 = selects output function uhpi_hds1 other = reserved - behavior is undefined. 19:16 pinmux18[19:16] t7 ema_cs[3] / amute2 / gp2[6] 0000 = pin is tri-stated. 0100 = selects output function amute2 0001 = selects output function ema_cs[3] 1000 = selects output function gp2[6] 0010 = reserved - behavior is undefined. other = reserved - behavior is undefined. 15:12 pinmux18[15:12] p7 ema_cs[2] / uhpi_hcs / gp2[5] / boot[15] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_cs[2] 1000 = selects output function gp2[5] 0010 = selects output function uhpi_hcs other = reserved - behavior is undefined. 11:8 pinmux18[11:8] t8 ema_cs[0] / uhpi_has / gp2[4] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_cs[0] 1000 = selects output function gp2[4] 0010 = selects output function uhpi_has other = reserved - behavior is undefined. 7:4 pinmux18[7:4] m13 ema_we / uhpi_hr w / axr0[12] / gp2[3] / boot[14] control 0000 [default] = pin is tri-stated. 0100 = selects output function axr0[12] 0001 = selects output function ema_we 1000 = selects output function gp2[3] 0010 = selects output function uhpi_hr w other = reserved - behavior is undefined. 3:0 pinmux18[3:0] n7 ema_ras / ema_cs[5] / gp2[2] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_ras 1000 = selects output function gp2[2] 0010 = selects output function ema_cs[5] other = reserved - behavior is undefined. device configuration 58 submit documentation feedback product preview
4.2.20 pinmux19 register definition (address 0x01c1 416c ) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 reserved r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 reserved pinmux19[3:0] r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-20. pinmux19 register bit layout table 4-21. field descriptions for pinmux19 bits field zkb description ball 31:4 reserved reserved - write '0' to this register field when modifying this register. 3:0 pinmux19[3:0] n6 ema_wait[0] / uhpi_hrdy / gp2[10] control 0000 [default] = pin is tri-stated. 0100 = reserved - behavior is undefined 0001 = selects output function ema_wait[0] 1000 = selects output function gp2[10] 0010 = selects output function uhpi_hrdy other = reserved - behavior is undefined. submit documentation feedback device configuration 59 product preview
4.3 bus master priority configuration OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the on chip switch fabric performs priority based arbitration among the various bus masters on the soc . the priority of each master is controlled by the mstpri0, mstpri1, and mstpri2 registers and may be adjusted as required to suite a particular application. section 4.3.1 through section 4.3.3 give provide a detailed description of these registers. 60 device configuration submit documentation feedback product preview
4.3.1 mstpri0 register definition (0x01c1 4110) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 rsv rsv rsv rsv rsv rsv rsv rsv r/w-0 r/w-100 r/w-0 r/w-100 r/w-0 r/w-100 r/w-0 r/w-100 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 rsv dsp_cfg rsv dsp_mdma rsv arm_d rsv arm_i r/w-0 r/w-010 r/w-0 r/w-010 r/w-0 r/w-010 r/w-0 r/w-010 legend: r = read, w = write, n = value at reset figure 4-21. mstpri0 bit description table 4-22. mstpri0 field descriptions bit field description 31 rsv reserved - write 0 to this field when modifying this register. 30:28 rsv reserved for future use - write default value to maintain compatibility - default value is 100 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 27 rsv reserved - write 0 to this field when modifying this register. 26:24 rsv reserved for future use - write default value to maintain compatibility - default value is 100 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 23 rsv reserved - write 0 to this field when modifying this register. 22:20 rsv reserved for future use - write default value to maintain compatibility - default value is 100 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 19 rsv reserved - write 0 to this field when modifying this register. 18:16 rsv reserved for future use - write default value to maintain compatibility - default value is 100 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 15 rsv reserved - write 0 to this field when modifying this register. 14:12 dsp_cfg bus priority for bus master dsp - configuration bus - default value is 010 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 11 rsv reserved - write 0 to this field when modifying this register. 10:8 dsp_mdma bus priority for bus master dsp - dma bus - default value is 010 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 7 rsv reserved - write 0 to this field when modifying this register. 6:4 arm_d bus priority for bus master arm - data fetch - default value is 010 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 3 rsv reserved - write 0 to this field when modifying this register. 2:0 arm_i bus priority for bus master arm - instruction fetch - default value is 010 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) submit documentation feedback device configuration 61 product preview
4.3.2 mstpri1 register definition (0x01c1 4114) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 rsv rsv rsv rsv rsv rsv rsv rsv r/w-0 r/w-100 r/w-0 r/w-100 r/w-0 r/w-100 r/w-0 r/w-100 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 rsv tc1 rsv tc0 rsv rsv rsv rsv r/w-0 r/w-000 r/w-0 r/w-000 r/w-0 r/w-000 r/w-0 r/w-000 legend: r = read, w = write, n = value at reset figure 4-22. mstpri1 bit description table 4-23. mstpri1 field descriptions bit field description 31 rsv reserved - write 0 to this field when modifying this register. 30:28 rsv reserved for future use - write default value to maintain compatibility - default value is 100 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 27 rsv reserved - write 0 to this field when modifying this register. 26:24 rsv reserved for future use - write default value to maintain compatibility - default value is 100 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 23 rsv reserved - write 0 to this field when modifying this register. 22:20 rsv reserved for future use - write default value to maintain compatibility - default value is 100 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 19 rsv reserved - write 0 to this field when modifying this register. 18:16 rsv reserved for future use - write default value to maintain compatibility - default value is 100 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 15 rsv reserved - write 0 to this field when modifying this register. 14:12 tc1 bus priority for bus master edma3 tc1 - default value is 000 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 11 rsv reserved - write 0 to this field when modifying this register. 10:8 tc0 bus priority for bus master edma3 tc0 - default value is 000 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 7:0 rsv reserved - write 0 to this field when modifying this register. device configuration 62 submit documentation feedback product preview
4.3.3 mstpri2 register definition (0x01c1 4118) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 rsv lcdc rsv usb1 rsv uhpi rsv rsv r/w-0 r/w-101 r/w-0 r/w-100 r/w-0 r/w-110 r/w-0 r/w-000 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 rsv usb0 rsv usb0 rsv rsv rsv emac r/w-0 r/w-100 r/w-0 r/w-100 r/w-0 r/w-000 r/w-0 r/w-100 legend: r = read, w = write, n = value at reset. in a loaded system, the lcdc default priority value of 5 might not be a good default and may need to be changed. figure 4-23. mstpri2 bit description table 4-24. mstpri2 field descriptions bit field description 31 rsv reserved - write 0 to this field when modifying this register. 30:28 lcdc bus priority for bus master lcdc - default value is 101 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 27 rsv reserved - write 0 to this field when modifying this register. 26:24 usb1 bus priority for bus master usb1 - default value is 100 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 23 rsv reserved - write 0 to this field when modifying this register. 22:20 uhpi bus priority for bus master uhpi - default value is 110 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 19 rsv reserved - write 0 to this field when modifying this register. 18:16 rsv reserved for future use - write default value to maintain compatibility - default value is 000 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 15 rsv reserved - write 0 to this field when modifying this register. 14:12 usb0 bus priority for bus master usb0 - default value is 100 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 11 rsv reserved - write 0 to this field when modifying this register. 10:8 usb0 bus priority for bus master usb0 - default value is 100 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 7 rsv reserved - write 0 to this field when modifying this register. 6:4 rsv reserved for future use - write default value to maintain compatibility - default value is 000 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) 3 rsv reserved - write 0 to this field when modifying this register. 2:0 emac bus priority for bus master emac - default value is 100 000 = priority 0 (highest) 010 = priority 2 100 = priority 4 110 = priority 6 001 = priority 1 011 = priority 3 101 = priority 5 111 = priority 7 (lowest) submit documentation feedback device configuration 63 product preview
4.4 chip configuration registers (cfgchip and suspsrc) 4.4.1 cfgchip0 OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com these registers control edma3 default transfer burst sizes, clock muxing, mcasp amute and ecap sources, uhpi enable and configuration, and usb phy settings 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 reserved r-n/a 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 reserved reserved pllmasterlock tc1dbs tc0dbs r-n/a r/w-1 r/w-000 r/w-0 r/w-00 r/w-00 legend: r = read, w = write, n = value at reset figure 4-24. cfgchip0 register bit layout table 4-25. cfgchip0 field description bit field description 31:5 reserved reserved 4 pll_master_lock this bit is used to lock the pll mmrs 0 = pllctrl mmr registers are freely accessible. 1 = pllctrl mmr registers are locked. 3:2 tc1dbs edma3 tc1 default burst size 00 = 16 byte 01 = 32 byte 10 = 64 byte 11 = reserved 1:0 tc0dbs edma3 tc1 default burst size 00 = 16 byte 01 = 32 byte 10 = 64 byte 11 = reserved device configuration 64 submit documentation feedback product preview
4.4.2 cfgchip1 OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 cap2src cap1src cap0src hpibytead r/w-0 r/w-0 r/w-0 r/w-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 hpiena rsvd tbclksync amutesel2 amutesel1 amutesel0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-25. cfgchip1 register bit layout table 4-26. cfgchip1 field description bit field description 31:27 cap2src ecap2 module event input select 26:22 cap1src ecap1 module event input select 21:17 cap0src ecap0 module event input select for each ecapx (x=0,1,2): 00000 = ecapx pin input 00001 = mcasp0 tx dma event 00010 = mcasp0 rx dma event 00011 = mcasp1 tx dma event 00100 = mcasp1 rx dma event 00101 = mcasp2 tx dma event 00110 = mcasp2 rx dma event 00111 = emac c0 rx threshold pulse interrupt 01000 = emac c0 rx pulse interrupt 01001 = emac c0 tx pulse interrupt 01010 = emac c0 misc interrupt01011 = emac c1 rx threshold pulse interrupt 01100 = emac c1 rx pulse interrupt 01101 = emac c1 tx pulse interrupt 01110 = emac c1 misc interrupt 01111 = emac c2 rx threshold pulse interrupt 10000 = emac c2 rx pulse interrupt 10001 = emac c2 tx pulse interrupt 10010 = emac c2 misc interrupt 10011 - 11111 = reserved 16 hpibytead hpi module byte / word address mode 0 = host address is a word address 1 = host address is a byte address 15 hpiena hpi enable bit 0 = hpi disabled 1 = hpi enabled 14:13 reserved reserved 12 tbclksync ehrpwm module time base clock sync 0 (default) = the tbclk (time base 1 = all enabled ehrpwm module clock) within each enabled clocks are started with the first ehrpwm is stopped. rising edge of tbclk aligned. 11:8 amutesel2 selects the source of the mcasp2 amutein signal 7:4 amutesel1 selects the source of the mcasp1 amutein signal 3:0 amutesel0 selects the source of the mcasp0 amutein signal submit documentation feedback device configuration 65 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 4-26. cfgchip1 field description (continued) bit field description for each mcaspx (x=0,1,2) 0000 = drive mcaspx amutein low 0001 = mcaspx amutein source is gpio interrupt from bank 0 0010 = mcaspx amutein source is gpio interrupt from bank 1 0011 = mcaspx amutein source is gpio interrupt from bank 2 0100 = mcaspx amutein source is gpio interrupt from bank 3 0101 = mcaspx amutein source is gpio interrupt from bank 4 0110 = mcaspx amutein source is gpio interrupt from bank 5 0111 =mcaspx amutein source is gpio interrupt from bank 6 1000 = mcaspx amutein source is gpio interrupt from bank 7 1001 - 1111 are reserved device configuration 66 submit documentation feedback product preview
4.4.3 cfgchip2 OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 reserved r-n/a 23 22 21 20 19 18 17 16 reserved usb0phyclkgd usb0vbussense r-n/a 15 14 13 12 11 10 9 8 reset usb0otgmode usb1phyclkmux usb0phyclkmux usb0phypwdn usb0otgpwrdn usb0datpo l r/w-1 r/w-11 r/w-0 r/w-1 r/w-1 r/w-1 r/w-1 7 6 5 4 3 2 1 0 usb1suspendm usb0phy_pllon usb0sesnden usb0vbdtcten usb0ref-freq[3:0] r/w-0 r/w-0 r/w-0 r/w-0 r/w-0000 legend: r/w = read/write; r = read only; - n = value after reset figure 4-26. cfgchip2 register bit layout table 4-27. cfgchip2 field description bit field description 31:8 reserved reserved 17 usb0phyclkgd indicates clock is present, power is good and phy pll is locked. 16 usb0vbussense indicates status of vbus detection. 15 reset when '1' drives 'phy_reset' active to put the phy utmi+ interface in reset. 14:13 usb0otgmode otgmode = 00. do not override phy values. let phy drive signals to controller based on its comparators for the vbus and id pins. otgmode = 01. override phy values to force usb host operation. force vbusvalid = 1, sessvalid = 1, sessend = 0, iddig = 0 otgmode = 10. override phy values to force usb device operation. force vbusvalid = 1, sessvalid = 1, sessend = 0, iddig = 1 otgmode = 11. override phy values to force usb host operation with vbus low. force vbusvalid = 0, sessvalid = 0, sessend = 1, iddig = 0 12 usb1phyclkmux usb1 phy clock source. 1 = usb1 phy clock (48 mhz) is sourced by an external pin. 0 = usb1 phy clock (48 mhz) is sourced by the 48 mhz output of the usb0 phy. 11 usb0phyclkmux usb0 phy clock source. 1 = usb0 phy reference clock internally generated. 0 = usb0 phy reference clock comes from pin. 10 usb0phypwdn phy powerdown 0=phy is powered up, 1=phy is powered down. 9 usb0otgpwrdn otg analog module powerdown 0=otg analog module is powered up, 1=otg analog module is powered down. 8 usb0datpol usb0 data polarity, 0 = reversed dp/dm polarity, 1 = normal dp/dm polarity. 7 usb1suspendm usb1 phy suspend, program to '0' if usb1 is not used, program to '1' if usb1 is used. 6 usb0phy_pllon usb0 phy pll on, 0 = normal usb behavior, 1 = override usb suspend behavior and release pll from suspend state. 5 usb0sesnden turns on session end comparator. 4 usb0vbdtcten turns on all vbus line comparators. submit documentation feedback device configuration 67 product preview
4.4.4 cfgchip3 OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 4-27. cfgchip2 field description (continued) bit field description 3:0 usb0ref-freq[3:0] usb0 phy clock input select. 0000 = reserved 0001 = 12 mhz 0010 = 24 mhz 0011 = 48 mhz 0100 = 19.2 mhz 0101 = 38.4 mhz 0110 = 13 mhz 0111 = 26 mhz 1000 = 20 mhz 1001 = 40 mhz 1010 = reserved 1011 = reserved 1100 = reserved 1101 = reserved 1110 = reserved 1111 = reserved 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 reserved r-n/a 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 reserved reserved div4p5en ema_cl emb_c a ksrc lksrc r/w-1 r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-27. cfgchip3 register bit layout table 4-28. cfgchip3 field description bit field description 31:16 reserved reserved 15:8 reserved reserved 7:3 reserved reserved 2 div4p5ena fixed 4.5 divider enable. 0 = divide by 4.5 is disabled. 1 = divide by 4.5 is enabled. 1 ema_clksrc emif a memory clock source select. 0 = emifa clock domain is driven by the pllctrl sysclk3 output. 1 = emifa clock domain is driven by the fixed / 4.5 pll output. 0 emb_clksrc emif b memory clock source select. 0 = emifb sdram clock domain is driven by the pllctrl sysclk5 output. 1 = emifb sdram clock domain is driven by the fixed / 4.5 pll output. device configuration 68 submit documentation feedback product preview
4.4.5 cfgchip4 4.4.6 suspsrc OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 reserved r-n/a 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 reserved reserved amut amut amut eclr eclr eclr 2 1 0 r/w-1 r/w-0 r/w-0 r/w-0 r/w-0 legend: r = read, w = write, n = value at reset figure 4-28. cfgchip4 register bit layout table 4-29. cfgchip4 field description bit field description 31:16 reserved reserved 15:8 reserved reserved 7:3 reserved reserved 2 amuteclr2 write 1 causes a single pulse that clears the 'latched' gpio interrupt for amutein of mcasp2 when '1'. always reads back '0'. 1 amuteclr1 write 1 causes a single pulse that clears the 'latched' gpio interrupt for amutein of mcasp1 when '1'. always reads back '0'. 0 amuteclr0 write 1 causes a single pulse that clears the 'latched' gpio interrupt for amutein of mcasp1 when '1'. always reads back '0'. 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 reserved timer timer gpios epwm epwm epwm spi1 spi0 uart uart uart i2c1 i2c0 64p1 64p0 rc 2src 1src 0src src src 2src 1 src 0src src src r/w-1 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 mmc / reserved hpi rsv usb1 usb0 reserved rsv emac eqep eqep ecap2 ecap1 ecap0 sd / src src src src 1 src 0 src src src src src r/w-1 legend: r = read, w = write, n = value at reset figure 4-29. suspsrc register bit layout table 4-30. suspsrc field descriptions bit field description 31: rsv reserved 29 28 timer64p1 timer64p1 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 27 timer64p0 timer64p0 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 26 gpiosrc gpio module suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend submit documentation feedback device configuration 69 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 4-30. suspsrc field descriptions (continued) bit field description 25 epwm2src epwm2 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 24 epwm1src epwm1 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 23 epwm0src epwm0 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 22 spi1 src spi1 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 21 spi0 src spi0 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 20 uart2 src uart2 src suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 19 uart1 src uart1 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 18 uart0 src uart0 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 17 i2c1 src i2c1 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 16 i2c0 src i2c0 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 15 mmc/sd src mmc /sd suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 14: reserved reserved 13 12 hpi src hpi suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 11 reserved reserved 10 usb1 src usb1 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 9 usb0 src usb0 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 8:6 reserved reserved 5 emacsrc emac suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 4 eqep1src eqep1 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 3 eqep0src eqep0 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 2 ecap2src ecap2 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 1 ecap1src ecap1 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend 0 ecap0src ecap0 suspend source 0 = arm emulation suspend, 1 = dsp emulation suspend device configuration 70 submit documentation feedback product preview
4.5 arm/dsp communication registers 4.5.1 chipsig 4.5.2 chipsig_clr OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 the chipsig register provides a signaling mechanism between the arm and dsp. writing a '1' to a bit causes the corresponding interrupt to be asserted. writing a '0' has no effect. reads return the value of the bit. 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 rsvd r-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 rsvd chipsig[4:0] r-0 w-0 legend: r = read, w = write, n = value at reset figure 4-30. chipsig register bit layout table 4-31. chipsig field description bit field description 31:5 reserved reserved 4 chipsig[4] asserts dsp nmi interrupt. 3 chipsig[3] asserts dsp interrupt chipsig[3]. 2 chipsig[2] asserts dsp interrupt chipsig[2]. 1 chipsig[1] asserts arm interrupt chipsig[1]. 0 chipsig[0] asserts arm interrupt chipsig[0]. the chipsig_clr register clears interrupts that have been initiated using the chipsig register. writing a '1' to a bit clears the corresponding interrupt. writing a '0' has no effect. reads return the value of the bit. 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 rsvd r-0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 rsvd chipsig[4:0] r-0 w-0 legend: r = read, w = write, n = value at reset figure 4-31. chipsig_clr register bit layout table 4-32. chipsig_clr field description bit field description 31:5 reserved reserved 4 chipsig[4] clears dsp nmi interrupt. 3 chipsig[3] clears dsp interrupt chipsig[3]. 2 chipsig[2] clears dsp interrupt chipsig[2]. 1 chipsig[1] clears arm interrupt chipsig[1]. 0 chipsig[0] clears arm interrupt chipsig[0]. submit documentation feedback device configuration 71 product preview
4.6 device support 4.6.1 development support 4.6.2 device and development-support tool nomenclature OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com ti offers an extensive line of development tools for the omap-l13x platform, including tools to evaluate the performance of the processors, generate code, develop algorithm implementations, and fully integrate and debug software and hardware modules. the tool's support documentation is electronically available within the code composer studio? integrated development environment (ide). the following products support development of omap-l13x applications: software development tools: code composer studio? integrated development environment (ide): including editor c/c++/assembly code generation, and debug plus additional development tools scalable, real-time foundation software (dsp/bios?), which provides the basic run-time target software needed to support any application. hardware development tools: extended development system (xds?) emulator for a complete listing of development-support tools for omap-l13x, visit the texas instruments web site on the worldwide web at http://www.ti.com uniform resource locator (url). for information on pricing and availability, contact the nearest ti field sales office or authorized distributor. to designate the stages in the product development cycle, ti assigns prefixes to the part numbers of all dsp devices and support tools. each dsp commercial family member has one of three prefixes: tmx, tmp, or tms (e.g., tms320c6745). texas instruments recommends two of three possible prefix designators for its support tools: tmdx and tmds. these prefixes represent evolutionary stages of product development from engineering prototypes (tmx/tmdx) through fully qualified production devices/tools (tms/tmds). device development evolutionary flow: x experimental device that is not necessarily representative of the final device's electrical specifications. p final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification. null fully-qualified production device. support tool development evolutionary flow: tmdx development-support product that has not yet completed texas instruments internal qualification testing. tmds fully qualified development-support product. tmx and tmp devices and tmdx development-support tools are shipped against the following disclaimer: "developmental product is intended for internal evaluation purposes." tms devices and tmds development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. ti's standard warranty applies. predictions show that prototype devices (tmx or tmp) have a greater failure rate than the standard production devices. texas instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. only qualified production devices are to be used. device configuration 72 submit documentation feedback product preview
4.7 documentation support 4.7.1 related documentation from texas instruments OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 ti device nomenclature also includes a suffix with the device family name. this suffix indicates the package type (for example, zwt), the temperature range (for example, "blank" is the commercial temperature range), and the device speed range in megahertz (for example, "blank" is the default). figure 4-32 provides a legend for reading the complete device name for any tms320c674x member. a. bga = ball grid array b. the device speed range symbolization indicates the maximum cpu frequency when the core voltage cv dd is set to 1.2 v. figure 4-32. device nomenclature the following documents describe the omap-l13x low-power applications processor. copies of these documents are available on the internet at www.ti.com . tip: enter the literature number in the search box provided at www.ti.com. c64x+ reference guides spru186 tms320c6000 assembly language tools v 6.1 user's guide. describes the assembly language tools (assembler, linker, and other tools used to develop assembly language code), assembler directives, macros, common object file format, and symbolic debugging directives for the tms320c6000 platform of devices (including the c64x+ and c67x+ generations). spru187 tms320c6000 optimizing compiler v 6.1 user's guide. describes the tms320c6000 c compiler and the assembly optimizer. this c compiler accepts ansi standard c source code and produces assembly language source code for the tms320c6000 platform of devices (including the c64x+ and c67x+ generations). the assembly optimizer helps you optimize your assembly code. spru198 tms320c6000 programmer's guide. reference for programming the tms320c6000 digital signal processors (dsps). before you use this manual, you should install your code generation and debugging tools. includes a brief description of the c6000 dsp architecture and code development flow, includes c code examples and discusses optimization methods for the c code, describes the structure of assembly code and includes examples and discusses optimizations for the assembly code, and describes programming considerations for the c64x dsp. spru862 tms320c64x+ dsp cache user's guide. explains the fundamentals of memory caches and describes how the two-level cache-based internal memory architecture in the tms320c64x+ digital signal processor (dsp) of the tms320c6000 dsp family can be efficiently used in dsp applications. shows how to maintain coherence with external memory, how to use dma to reduce memory latencies, and how to optimize your code to improve cache efficiency. the internal memory architecture in the c64x+ dsp is organized in a two-level hierarchy consisting of a dedicated program cache (l1p) and a dedicated data cache (l1d) on the first level. accesses by the cpu to the these first level caches can submit documentation feedback device configuration 73 product preview x omapl137/l127 ( ) zkb ( ) 3 prefix x = experimental device p = prototype device blank = production device devicesilicon revision blank = silicon revision 1.0 3 = 300 mhz2 = 200 mhz = 0c to 85c (commercial grade) t = C40c to 105c (automotive grade) blank package type 256 pin plastic bga, with pb-freesoldered balls [green] zkb =
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com complete without cpu pipeline stalls. if the data requested by the cpu is not contained in cache, it is fetched from the next lower memory level, l2 or external memory. spru871 tms320c64x+ dsp megamodule reference guide. describes the tms320c64x+ digital signal processor (dsp) megamodule. included is a discussion on the internal direct memory access (idma) controller, the interrupt controller, the power-down controller, memory protection, bandwidth management, and the memory and cache. primus dsp reference guides sprug82 tms320c674x dsp cache user's guide. explains the fundamentals of memory caches and describes how the two-level cache-based internal memory architecture in the tms320c674x digital signal processor (dsp) can be efficiently used in dsp applications. shows how to maintain coherence with external memory, how to use dma to reduce memory latencies, and how to optimize your code to improve cache efficiency. the internal memory architecture in the c674x dsp is organized in a two-level hierarchy consisting of a dedicated program cache (l1p) and a dedicated data cache (l1d) on the first level. accesses by the cpu to the these first level caches can complete without cpu pipeline stalls. if the data requested by the cpu is not contained in cache, it is fetched from the next lower memory level, l2 or external memory. sprufe8 tms320c674x dsp cpu and instruction set reference guide. describes the cpu architecture, pipeline, instruction set, and interrupts for the tms320c674x digital signal processors (dsps). the c674x dsp is an enhancement of the c64x+ and c67x+ dsps with added functionality and an expanded instruction set. sprug84 OMAP-L137 applications processor system reference guide. describes the system-on-chip (soc) including the arm subsystem, dsp subsystem, system memory, device clocking, phase-locked loop controller (pllc), power and sleep controller (psc), power management, arm interrupt controller (aintc), and system configuration module. sprufk5 tms320c674x dsp megamodule reference guide. describes the tms320c674x digital signal processor (dsp) megamodule. included is a discussion on the internal direct memory access (idma) controller, the interrupt controller, the power-down controller, memory protection, bandwidth management, and the memory and cache. spruga6 OMAP-L137 applications processor peripherals overview reference guide. provides an overview and briefly describes the peripherals available on the OMAP-L137 applications processor. device configuration 74 submit documentation feedback product preview
5 device operating conditions 5.1 absolute maximum ratings over operating case temperature range OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 (unless otherwise noted) (1) core -0.5 v to 1.4 v (cvdd, rtc_cvdd, pll0_vdda , usb0_vdda12 (2) , ) (3) i/o, 1.8v -0.5 v to 2 v supply voltage ranges (usb0_vdda18, usb1_vdda18) (3) i/o, 3.3v -0.5 v to 3.8v (dvdd, usb0_vdda33, usb1_vdda33) (3) v i i/o, 1.2v -0.3 v to cvdd + 0.3v (oscin, rtc_xi) v i i/o, 3.3v -0.3v to dvdd + 0.3v (steady state) v i i/o, 3.3v dvdd + 20% input voltage ranges (transient) up to 20% of signal period v i i/o, usb 5v tolerant pins: 5.25v (4) (usb0_dm, usb0_dp, usb0_id, usb1_dm, usb1_dp) v i i/o, usb0 vbus 5.50v (4) v o i/o, 3.3v -0.5 v to dvdd + 0.3v (steady state) output voltage ranges v o i/o, 3.3v dvdd + 20% (transient) up to 20% of signal period input or output voltages 0.3v above or below their respective power 20ma clamp current rails. limit clamp current that flows through the i/o's internal diode protection cells. (default) 0 c to 105 c operating junction temperature ranges, t j (t version) -40 c to 125 c storage temperature range, t stg (default) -55 c to 150 c (1) stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. these are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) this pin is an internal ldo output and connected via 0.22 f capacitor to usb0_vdda12. (3) all voltage values are with respect to vss, usb0_vssa33, usb0_vssa, pll0_vssa, oscvss, rtc_vss (4) up to a max of 24 hours. submit documentation feedback device operating conditions 75 product preview
5.2 recommended operating conditions OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com min nom max unit supply voltage, core cvdd 1.14 1.2 or 1.26 1.32 v (cvdd, rtc_cvdd, pll0_vdda , usb0_vdda12 (1) ) (2) supply voltage, i/o, 1.8v 1.71 1.8 1.89 v (usb0_vdda18, usb1_vdda18) dvdd supply voltage, i/o, 3.3v 3.15 3.3 3.45 v (dvdd, usb0_vdda33, usb1_vdda33) supply ground vss (vss, usb0_vssa33, usb0_vssa, pll0_vssa, oscvss (3) , 0 0 0 v rtc_vss (3) ) high-level input voltage, i/o, 3.3v 2 v v ih high-level input voltage, oscin, rtc_xi tbd v low-level input voltage, i/o, 3.3v 0.8 v v il low-level input voltage, oscin, rtc_xi tbd v t t transition time, 10%-90%, all inputs 10 ns default 0 70 c t a operating ambient temperature range automotive (t -40 105 c suffix) default 0 300 mhz dsp and arm operating frequency f sysclk1,6 automotive (t (sysclk1,6) 0 300 mhz suffix) (1) this pin is an internal ldo output and connected via 0.22 f capacitor to usb0_vdda12. (2) future variants of ti soc devices may operate at voltages ranging from 1.0 v to 1.32 v to provide a range of system power/ performance options. ti highly recommends that users design-in a supply that can handle multiple voltages within this range (i.e., 1.0 v, 1.1 v, 1.2, 1.26 v with 5% tolerances) by implementing simple board changes such as reference resistor values or input pin configuration modifications. not incorporating a flexible supply may limit the system's ability to easily adapt to future versions of ti soc devices. (3) oscillator (osc_vss, rtc_vss) ground must be kept separate from other grounds and connected directly to the crystal load capacitor ground. these pins are shorted to vss on the device itself and should not be connected to vss on the circuit board. device operating conditions 76 submit documentation feedback product preview
5.3 electrical characteristics over recommended ranges of supply voltage and operating OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 case temperature (unless otherwise noted) parameter test conditions min typ max unit low/full speed: 2.8 usb0_vdda33 v usb0_dm and usb0_dp high speed: 360 440 mv usb_dm and usb_dp v oh low/full speed: 2.8 usb1_vdda33 v usb1_dm and usb1_dp dvdd = 3.15v, i oh = -4 ma 2.4 v high-level output voltage (3.3v i/o) dvdd = 3.15v, i oh = -100 m a 2.95 v low/full speed: 0.0 0.3 v usb_dm and usb_dp high speed: -10 10 mv v ol usb_dm and usb_dp dvdd = 3.15v, i ol = 4ma 0.4 v low-level output voltage (3.3v i/o) dvdd = 3.15v, i ol = -100 m a 0.2 v v i = vss to dvdd without opposing 35 m a internal resistor v i = vss to dvdd with opposing i i (1) input current 30 200 m a internal pullup resistor (2) v i = vss to dvdd with opposing -50 -250 m a internal pulldown resistor (2) i oh high-level output current all peripherals -4 ma i ol low-level output current all peripherals 4 ma (1) i i applies to input-only pins and bi-directional pins. for input-only pins, i i indicates the input leakage current. for bi-directional pins, i i indicates the input leakage current and off-state (hi-z) output leakage current. (2) applies only to pins with an internal pullup (ipu) or pulldown (ipd) resistor. submit documentation feedback device operating conditions 77 product preview
6 peripheral information and electrical specifications 6.1 parameter information 6.1.1 parameter information device-specific information 6.1.1.1 signal transition levels OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com a. the data sheet provides timing at the device pin. for output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. a transmission line with a delay of 2 ns or longer can be used to produce the desired transmission line effect. the transmission line is intended as a load only. it is not necessary to add or subtract the transmission line delay (2 ns or longer) from the data sheet timings. input requirements in this data sheet are tested with an input slew rate of < 4 volts per nanosecond (4 v/ns) at the device pin. figure 6-1. test load circuit for ac timing measurements the load capacitance value stated is only for characterization and measurement of ac timing signals. this load capacitance value does not indicate the maximum load the device is capable of driving. all input and output timing parameters are referenced to v ref for both "0" and "1" logic levels. for 3.3 v i/o, v ref = 1.65 v. for 1.8 v i/o, v ref = 0.9 v. figure 6-2. input and output voltage reference levels for ac timing measurements all rise and fall transition timing parameters are referenced to v il max and v ih min for input clocks, v ol max and v oh min for output clocks. figure 6-3. rise and fall transition time voltage reference levels 78 peripheral information and electrical specifications submit documentation feedback product preview transmission line 4.0 pf 1.85 pf z0 = 50 (see note) tester pin electronics data sheet timing reference point outputunder test 42 3.5 nh device pin(see note) v ref v ref = v il max (or v ol max) v ref = v ih min (or v oh min)
6.2 recommended clock and control signal transition behavior OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 all clocks and control signals must transition between v ih and v il (or between v il and v ih ) in a monotonic manner. submit documentation feedback peripheral information and electrical specifications 79 product preview
6.3 power supplies 6.3.1 power-on sequence 6.4 reset OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com omap-l13x devices include on chip logic that ensures i/o pins are tri-stated during the power on ramp, as long as the reset\ pin is asserted. this is true even if the core voltage (cvdd) has not yet ramped. normally, the only requirement during the power on ramp is that both the reset\ and trst\ pins remain asserted (low) until after the power supply rails have fully ramped. however, if the on chip usb modules are used; then to limit any noise on the usb0_dm, usb0_dp, usb1_dm, and usb1_dp pins to less than 200mv during the power on ramp, the sequence illustrated in figure 6-4 must be followed. the requirement is that the core supply (cvdd) must ramp to at least 0.9v (1) before the io supply (dvdd) reaches the 1.65v point in its ramp (2). and as is always the case, reset\ and trst\ must remain asserted during the power on ramp and released only after cvdd and dvdd are within their specified ranges. figure 6-4. power sequence tbd 80 peripheral information and electrical specifications submit documentation feedback product preview dv dd cv dd reset trst , (1) (2) (3) usb0_dm, usb0_dpusb1_dm, usb1_dp 200 mv 900 mv 1.65 v vil
6.5 crystal oscillator or external clock input OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 the OMAP-L137 device includes two choices to provide an external clock input, which is fed to the on-chip pll to generate high-frequency system clocks. these options are illustrated in figure 6-5 and figure 6-6 . figure 6-5 illustrates the option that uses on-chip 1.2v oscillator with external crystal circuit. figure 6-6 illustrates the option that uses an external 1.2v clock input. figure 6-5. on-chip 1.2v oscillator figure 6-6. external 1.2v clock source table 6-1. clkin timing requirements min max unit f osc oscillator frequency range (oscin/oscout) 12 30 mhz f pll freuency range of pll input , external clock source only 12 50 mhz t c(clkin) cycle time, external clock driven on oscin 20 ns t w(clkinh) pulse width high, external clock on oscin 0.4 ns t c(clkin) t w(clkinl) pulse width low, external clock on oscin 0.4 ns t c(clkin) t t(clkin) transition time, clkin 5 ns submit documentation feedback peripheral information and electrical specifications 81 product preview oscout oscin oscv ss clockinput to pll nc c 2 c 1 x 1 oscout oscin oscv ss clock inputto pll
6.6 clock plls 6.6.1 pll device-specific information OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the OMAP-L137 has one pll controller that provides clock to different parts of the system. pll0 provides clocks (though various dividers) to most of the components of the device. the pll controller provides the following: glitch-free transitions (on changing clock settings) domain clocks alignment clock gating pll power down the various clock outputs given by the controller are as follows: domain clocks: sysclk [1:n] auxiliary clock from reference clock source: auxclk various dividers that can be used are as follows: post-pll divider: postdiv sysclk divider: d1, , dn various other controls supported are as follows: pll multiplier control: pllm software programmable pll bypass: pllen the OMAP-L137 dsp generates the high-frequency internal clocks it requires through an on-chip pll. the pll requires some external filtering components to reduce power supply noise as shown in figure 6-7 . figure 6-7. pll external filtering components the input to the pll is either from the on-chip oscillator (oscin pin) or from an external clock on the clkin pin. the pll outputs nine clocks that have programmable divider options. figure 6-8 illustrates the pll topology. the pll is disabled by default after a device reset. it must be configured by software according to the allowable operating conditions listed in table 6-2 before enabling the dsp to run from the pll by setting pllen = 1. 82 peripheral information and electrical specifications submit documentation feedback product preview 0.1 f 0.01 f 50r cv dd 50r v ss pll0_vddapll0_vssa ferrite bead: murata blmg1p500spt or equivalent
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-8. pll topology table 6-2. allowed pll operating conditions no parameter min max unit 1 pllrst: assertion time during initialization 125 n/a ns lock time: the time that the application has to wait for the 2 pll to acquire locks before setting pllen, after changing n/a ns prediv, pllm, or oscin pll input frequency 3 12 50 mhz ( pllref after d0) 4 pll multiplier values (pllm) (1) x4 x32 pll output frequency. ( pllout before dividers d1, d2, d3, 5 400 600 (2) mhz ....) (1) the multiplier values must be chosen such that the pll output frequency (at pllout) is between 400 and 1000 mhz, but the frequency going into the sysclk dividers (after the post divider) cannot exceed 410 mhz. if the pllout exceeds 410 mhz the post divider must be used to divide it down. the post divider and sysclk divider values must be chosen such that the cpu clocks do not exceed 300 mhz. (2) pll post divider / 2 must be used. the /4.5 clock path can be used to generate an emif clock from the undivided (i.e. 600 mhz) pll output clock. submit documentation feedback peripheral information and electrical specifications 83 product preview prediv (/1 to /32) pllref pllm (x4 to x32) pllout 10 pllen (pll_csr[0]) plldiv1 (/1, 1.5, /2, /2.5 ... /32.5) plldiv2 (/1, 1.5, /2, /2.5 ... /32.5) plldiv3 (/1, 1.5, /2, /2.5 ... /32.5) plldiv4 (/1, 1.5, /2, /2.5 ... /32.5) plldiv9 (/1, 1.5, /2, /2.5 ... /32.5) sysclk1 sysclk2 sysclk3 sysclk4 sysclk9 auxclk clock input from clkin or oscin div4p5 (/4.5) postdiv(/2 to /32) 2000 n max pll lock time = m where n = pre-divider ratio m = pll multiplier
6.6.2 device clock generation OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com pll0 is controlled by pll controller 0. the pllc0 manages the clock ratios, alignment, and gating for the system clocks to the chip. the pllc is responsible for controlling all modes of the pll through software, in terms of pre-division of the clock inputs, multiply factor within the pll, and post-division for each of the chip-level clocks from the pll output. the pllc also controls reset propagation through the chip, clock alignment, and test points. pllc0 generates several clocks from the pll0 output clock for use by the various processors and modules. these are summarized in table 6-3 . the clock ratios between sysclk1, sysclk2, sysclk4 and sysclk6 must always be maintained as shown in the table. table 6-3. system pllc0 output clocks output used by default ratio (relative to notes clock sysclk1) sysclk1 dsp /1 no required ratio sysclk2 arm ram, arm rom, edma, dsp ports, emifb (ports to switch /2 sysclk1 / 2 fabric), ecap 0/1/2, epwm 0/1/2, eqep 0/1, shared ram, lcdc, mcasp/fifo 0/1/2, spi 1, uhpi, usb2.0 (logic), uart 1/2, hrpwm 0/1/2 sysclk3 emifa /3 no required ratio sysclk4 syscfg, interrupt controller, pllc0, psc 0, emac/mdio, gpio, /4 sysclk1 / 4 i2c 1, psc 1, usb1.1 sysclk5 emifb /3 no required ratio sysclk6 arm subsystem /1 sysclk1 / 1 sysclk7 rmii clock to emac /6 no required ratio ; should be set to 50 mhz auxclk mcasp auxclk,rtc,timer64p0,timer64p1 n/a no required ratio usb48 usb2.0 phy, usb1.1 logic n/a no required ratio; should be set to 48 mhz usb12 usb2.0 phy, usb1.1 logic n/a no required ratio; 12 mhz, generated by the usb1 module by dividing usb48 by 4. div4p5 133mhz clock source for emifb pll output/4.5 no required ratio the divide values in the pll controller 0 for sysclk1/sysclk6, sysclk2 and sysclk4 are not fixed so that user can change the divide values for power saving reasons. but users are responsible to guarantee that the divide ratios between these clock domains must be fixed to 1:2:4. although the pll is capable of running at 600 mhz, the sysclk dividers in the pllc0 are not (maximum 410 mhz). for this reason, the post-divider in the pllc0 should be configured for /2 to provide 300 mhz to each of the sysclk dividers. the div4p5 (/4.5) hardware clock divider is provided to generate 133 mhz from the 600 mhz pll clock for use as clocks to the emifs. 84 peripheral information and electrical specifications submit documentation feedback product preview
6.7 interrupts OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 the OMAP-L137 devices have a large number of interrupts to service the needs of its many peripherals and subsystems. both the arm and c674x cpus are capable of servicing these interrupts equally. the interrupts can be selectively enabled or disabled in either of the controllers. also, the arm and dsp can communicate with each other through interrupts controlled by registers in the syscfg module. submit documentation feedback peripheral information and electrical specifications 85 product preview
6.7.1 arm cpu interrupts 6.7.1.1 arm interrupt controller (aintc) interrupt signal hierarchy 6.7.1.2 aintc hardware vector generation 6.7.1.3 aintc hardware interrupt nesting support 6.7.1.4 aintc system interrupt assignments on OMAP-L137 OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the arm9 cpu core supports 2 direct interrupts: fiq and irq. the arm interrupt controller on the omap-l13x extends the number of interrupts to 100, and provides features like programmable masking, priority, hardware nesting support, and interrupt vector generation. the omap-l13x arm interrupt controller is enhanced from previous devices like the dm6446 and dm355. on omap-l13x, the arm interrupt controller organizes interrupts into the following hierarchy: peripheral interrupt requests ? individual interrupt sources from peripherals 100 system interrupts ? one or more peripheral interrupt requests are combined (fixed configuration) to generate a system interrupt. ? after prioritization, the aintc will provide an interrupt vector based unique to each system interrupt 32 interrupt channels ? each system interrupt is mapped to one of the 32 interrupt channels ? channel number determines the first level of prioritization, channel 0 is highest priority and 31 lowest. ? if more than one system interrupt is mapped to a channel, priority within the channel is determined by system interrupt number (0 highest priority) host interrupts (fiq and irq) ? interrupt channels 0 and 1 generate the arm fiq interrupt ? interrupt channels 2 through 31 generate the arm irq interrupt debug interrupts ? two debug interrupts are supported and can be used to trigger events in the debug subsystem ? sources can be selected from any of the system interrupts or host interrupts the aintc also generates an interrupt vector in hardware for both irq and fiq host interrupts. this may be used to accelerate interrupt dispatch. a unique vector is generated for each of the 100 system interrupts. the vector is computed in hardware as: vector = base + (system interrupt number size) where base and size are programmable. the computed vector is a 32-bit address which may dispatched to using a single instruction of type ldr pc, [pc, #- < offset_12>] at the fiq and irq vector locations (0xffff0018 and 0xffff001c respectively). interrupt nesting occurs when an interrupt service routine re-enables interrupts, to allow the cpu to interrupt the isr if a higher priority event occurs. the aintc provides hardware support to facilitate interrupt nesting. it supports both global and per host interrupt (fiq and irq in this case) automatic nesting. if enabled, the aintc will automatically update an internal nesting register that temporarily masks interrupts at and below the priority of the current interrupt channel. then if the isr re-enables interrupts; only higher priority channels will be able to interrupt it. the nesting level is restored by the isr by writing to the nesting level register on completion. support for nesting can be enabled/disabled by software, with the option of automatic nesting on a global or per host interrupt basis; or manual nesting. system interrupt assignments for the OMAP-L137 are listed in table 6-4 peripheral information and electrical specifications 86 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-4. aintc system interrupt assignments system interrupt interrupt name source 0 commtx arm 1 commrx arm 2 nint arm 3 - reserved 4 - reserved 5 - reserved 6 - reserved 7 - reserved 8 - reserved 9 - reserved 10 - reserved 11 edma3_cc0_ccint edma cc region 0 12 edma3_cc0_ccerrint edma cc 13 edma3_tc0_tcerrint edma tc0 14 emifa_int emifa 15 iic0_int i2c0 16 mmcsd_int0 mmcsd 17 mmcsd_int1 mmcsd 18 psc0_allint psc0 19 rtc_irqs[1:0] rtc 20 spi0_int spi0 21 t64p0_tint12 timer64p0 interrupt 12 22 t64p0_tint34 timer64p0 interrupt 34 23 t64p1_tint12 timer64p1 interrupt 12 24 t64p1_tint34 timer64p1 interrupt 34 25 uart0_int uart0 26 - reserved 27 proterr syscfg protection shared interrupt 28 syscfg_chipint0 syscfg chipsig register 29 syscfg_chipint1 syscfg chipsig register 30 syscfg_chipint2 syscfg chipsig register 31 syscfg_chipint3 syscfg chipsig register 32 edma3_tc1_tcerrint edma tc1 33 emac_c0rxthresh emac - core 0 receive threshold interrupt 34 emac_c0rx emac - core 0 receive interrupt 35 emac_c0tx emac - core 0 transmit interrupt 36 emac_c0misc emac - core 0 miscellaneous interrupt 37 emac_c1rxthresh emac - core 1 receive threshold interrupt 38 emac_c1rx emac - core 1 receive interrupt 39 emac_c1tx emac - core 1 transmit interrupt 40 emac_c1misc emac - core 1 miscellaneous interrupt 41 emif_memerr emifb 42 gpio_b0int gpio bank 0 interrupt 43 gpio_b1int gpio bank 1 interrupt 44 gpio_b2int gpio bank 2 interrupt 45 gpio_b3int gpio bank 3 interrupt 46 gpio_b4int gpio bank 4 interrupt submit documentation feedback peripheral information and electrical specifications 87 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-4. aintc system interrupt assignments (continued) system interrupt interrupt name source 47 gpio_b5int gpio bank 5 interrupt 48 gpio_b6int gpio bank 6 interrupt 49 gpio_b7int gpio bank 7 interrupt 50 - reserved 51 iic1_int i2c1 52 lcdc_int lcd controller 53 uart_int1 uart1 54 mcasp_int mcasp0, 1, 2 combined rx / tx interrupts 55 psc1_allint psc1 56 spi1_int spi1 57 uhpi_armint hpi arm interrupt 58 usb0_int usb0 interrupt 59 usb1_hcint usb1 ohci host controller interrupt 60 usb1_rwakeup usb1 remote wakeup interrupt 61 uart2_int uart2 62 - reserved 63 ehrpwm0 hirestimer / pwm0 interrupt 64 ehrpwm0tz hirestimer / pwm0 trip zone interrupt 65 ehrpwm1 hirestimer / pwm1 interrupt 66 ehrpwm1tz hirestimer / pwm1 trip zone interrupt 67 ehrpwm2 hirestimer / pwm2 interrupt 68 ehrpwm2tz hirestimer / pwm2 trip zone interrupt 69 ecap0 ecap0 70 ecap1 ecap1 71 ecap2 ecap2 72 eqep0 eqep0 73 eqep1 eqep1 74 t64p0_cmpint0 timer64p0 - compare 0 75 t64p0_cmpint1 timer64p0 - compare 1 76 t64p0_cmpint2 timer64p0 - compare 2 77 t64p0_cmpint3 timer64p0 - compare 3 78 t64p0_cmpint4 timer64p0 - compare 4 79 t64p0_cmpint5 timer64p0 - compare 5 80 t64p0_cmpint6 timer64p0 - compare 6 81 t64p0_cmpint7 timer64p0 - compare 7 82 t64p1_cmpint0 timer64p1 - compare 0 83 t64p1_cmpint1 timer64p1 - compare 1 84 t64p1_cmpint2 timer64p1 - compare 2 85 t64p1_cmpint3 timer64p1 - compare 3 86 t64p1_cmpint4 timer64p1 - compare 4 87 t64p1_cmpint5 timer64p1 - compare 5 88 t64p1_cmpint6 timer64p1 - compare 6 89 t64p1_cmpint7 timer64p1 - compare 7 90 armclkstopreq psc0 91 - reserved 92 - reserved 93 - reserved peripheral information and electrical specifications 88 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-4. aintc system interrupt assignments (continued) system interrupt interrupt name source 94 - reserved 95 - reserved 96 - reserved 97 - reserved 98 - reserved 99 - reserved 100 - reserved submit documentation feedback peripheral information and electrical specifications 89 product preview
6.7.1.5 aintc memory map OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-5. aintc memory map byte address register name description 0xfffe e000 rev revision register 0xfffe e004 cr control register 0xfffe e008 - 0xfffe e00f - reserved 0xfffe e010 ger global enable register 0xfffe e014 - 0xfffe e01b - reserved 0xfffe e01c gnlr global nesting level register 0xfffe e020 sisr system interrupt status indexed set register 0xfffe e024 sicr system interrupt status indexed clear register 0xfffe e028 eisr system interrupt enable indexed set register 0xfffe e02c eicr system interrupt enable indexed clear register 0xfffe e030 - reserved 0xfffe e034 hieisr host interrupt enable indexed set register 0xfffe e038 hidisr host interrupt enable indexed clear register 0xfffe e03c - 0xfffe e04f - reserved 0xfffe e050 vbr vector base register 0xfffe e054 vsr vector size register 0xfffe e058 vnr vector null register 0xfffe e05c - 0xfffe e07f - reserved 0xfffe e080 gpir global prioritized index register 0xfffe e084 gpvr global prioritized vector register 0xfffe e088 - 0xfffe e1ff - reserved 0xfffe e200 - 0xfffe e20f srsr[0] - srsr[3] system interrupt status raw / set registers 0xfffe e210- 0xfffe e27f - reserved 0xfffe e280 - 0xfffe e28b secr[0] - secr[3] system interrupt status enabled / clear registers 0xfffe e28c - 0xfffe e2ff - reserved 0xfffe e300 - 0xfffe e30f esr[0] - esr[3] system interrupt enable set registers 0xfffe e310 - 0xfffe e37f - reserved 0xfffe e380 - 0xfffe e38b ecr[0] - ecr[3] system interrupt enable clear registers 0xfffe e38c - 0xfffe e3ff - reserved 0xfffe e400 - 0xfffe e45b cmr[0] - cmr[31] channel map registers (byte wide registers) 0xfffe e45c - 0xfffe e8ff - reserved 0xfffe e800 - 0xfffe e81f - reserved 0xfffe e820 - 0xfffe e8ff - reserved 0xfffe e900 - 0xfffe e904 hipir[0] - hipir[1] host interrupt prioritized index registers 0xfffe e908 - 0xfffe eeff - reserved 0xfffe ef00 - 0xfffe ef04 dsr[0] - dsr[1] debug select registers 0xfffe ef08 - 0xfffe f0ff - reserved 0xfffe f100 - 0xfffe f104 hinlr[0] - hinlr[1] host interrupt nesting level registers 0xfffe f108 - 0xfffe f4ff - reserved 0xfffe f500 hier[0] host interrupt enable register 0xfffe f504 - 0xfffe f5ff - reserved 0xfffe f600 hipvr[0] - hipvr[1] host interrupt prioritized vector registers 0xfffe f608 - 0xfffe ffff - reserved peripheral information and electrical specifications 90 submit documentation feedback product preview
6.7.2 dsp interrupts OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 the c674x dsp interrupt controller combines device events into 12 prioritized interrupts. the source for each of the 12 cpu interrupts is user programmable and is listed in table 6-6 . also, the interrupt controller controls the generation of the cpu exception, nmi, and emulation interrupts. table 6-7 summarizes the c674x interrupt controller registers and memory locations. submit documentation feedback peripheral information and electrical specifications 91 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-6. OMAP-L137 dsp interrupts evt# interrupt name source 0 evt0 c674x int ctl 0 1 evt1 c674x int ctl 1 2 evt2 c674x int ctl 2 3 evt3 c674x int ctl 3 4 t64p0_tint12 timer64p0 - tint12 5 syscfg_chipint2 syscfg_chipsig register 6 - reserved 7 ehrpwm0 hirestimer/pwm0 interrupt 8 tpcc0_int1 tpcc0 region 1 interrupt 9 emu-dtdma c674x-ecm 10 ehrpwm0tz hirestimer/pwm0 trip zone interrupt 11 emu-rtdxrx c674x-rtdx 12 emu-rtdxtx c674x-rtdx 13 idmaint0 c674x-emc 14 idmaint1 c674x-emc 15 mmcsd_int0 mmcsd mmc/sd interrupt 16 mmcsd_int1 mmcsd sdio interrupt 17 - reserved 18 ehrpwm1 hirestimer/pwm1 interrupt 19 usb0_int usb0 interrupt 20 usb1_hcint usb1 ohci host controller interrupt 21 usb1_rwakeup usb1 remote wakeup interrupt 22 - reserved 23 ehrpwm1tz hirestimer/pwm1 trip zone interrupt 24 ehrpwm2 hirestimer/pwm2 interrupt 25 ehrpwm2tz hirestimer/pwm2 trip zone interrupt 26 emac_c0rxthresh emac - core 0 receive threshold interrupt 27 emac_c0rx emac - core 0 receive interrupt 28 emac_c0tx emac - core 0 transmit interrupt 29 emac_c0misc emac - core 0 miscellaneous interrupt 30 emac_c1rxthresh emac - core 1 receive threshold interrupt 31 emac_c1rx emac - core 1 receive interrupt 32 emac_c1tx emac - core 1 transmit interrupt 33 emac_c1misc emac - core 1 miscellaneous interrupt 34 uhpi_dspint uhpi dsp interrupt 35 - reserved 36 iic0_int i2c0 37 sp0_int spi0 38 uart0_int uart0 39 - reserved 40 t64p1_tint12 timer64p1 interrupt 12 41 gpio_b1int gpio bank 1 interrupt 42 iic1_int i2c1 43 spi1_int spi1 44 - reserved 45 ecap0 ecap0 46 uart_int1 uart1 peripheral information and electrical specifications 92 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-6. OMAP-L137 dsp interrupts (continued) evt# interrupt name source 47 ecap1 ecap1 48 t64p1_tint34 timer64p1 interrupt 34 49 gpio_b2int gpio bank 2 interrupt 50 - reserved 51 ecap2 ecap2 52 gpio_b3int gpio bank 3 interrupt 53 eqep1 eqep1 54 gpio_b4int gpio bank 4 interrupt 55 emifa_int emifa 56 edma3_cc0_errint edma3 channel controller 0 57 edma3_tc0_errint edma3 transfer controller 0 58 edma3_tc1_errint edma3 transfer controller 1 59 gpio_b5int gpio bank 5 interrupt 60 emifb_int emifb memory error interrupt 61 mcasp_int mcasp0,1,2 combined rx/tx interrupts 62 gpio_b6int gpio bank 6 interrupt 63 rtc_irqs rtc combined 64 t64p0_tint34 timer64p0 interrupt 34 65 gpio_b0int gpio bank 0 interrupt 66 - reserved 67 syscfg_chipint3 syscfg_chipsig register 68 eqep0 eqep0 69 uart2_int uart2 70 psc0_allint psc0 71 psc1_allint psc1 72 gpio_b7int gpio bank 7 interrupt 73 lcdc_int ldc controller 74 proterr syscfg protection shared interrupt 75 - reserved 76 - reserved 77 - reserved 78 t64p0_cmpint0 timer64p0 - compare 0 79 t64p0_cmpint1 timer64p0 - compare 1 80 t64p0_cmpint2 timer64p0 - compare 2 81 t64p0_cmpint3 timer64p0 - compare 3 82 t64p0_cmpint4 timer64p0 - compare 4 83 t64p0_cmpint5 timer64p0 - compare 5 84 t64p0_cmpint6 timer64p0 - compare 6 85 t64p0_cmpint7 timer64p0 - compare 7 86 t64p1_cmpint0 timer64p1 - compare 0 87 t64p1_cmpint1 timer64p1 - compare 1 88 t64p1_cmpint2 timer64p1 - compare 2 89 t64p1_cmpint3 timer64p1 - compare 3 90 t64p1_cmpint4 timer64p1 - compare 4 91 t64p1_cmpint5 timer64p1 - compare 5 92 t64p1_cmpint6 timer64p1 - compare 6 93 t64p1_cmpint7 timer64p1 - compare 7 submit documentation feedback peripheral information and electrical specifications 93 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-6. OMAP-L137 dsp interrupts (continued) evt# interrupt name source 94 - reserved 95 - reserved 96 interr c674x-int ctl 97 emc_idmaerr c674x-emc 98 - reserved 99 - reserved 100 - reserved 101 - reserved 102 - reserved 103 - reserved 104 - reserved 105 - reserved 106 - reserved 107 - reserved 108 - reserved 109 - reserved 110 - reserved 111 - reserved 112 - reserved 113 pmc_ed c674x-pmc 114 - reserved 115 - reserved 116 umc_ed1 c674x-umc 117 umc_ed2 c674x-umc 118 pdc_int c674x-pdc 119 sys_cmpa c674x-sys 120 pmc_cmpa c674x-pmc 121 pmc_cmpa c674x-pmc 122 dmc_cmpa c674x-dmc 123 dmc_cmpa c674x-dmc 124 umc_cmpa c674x-umc 125 umc_cmpa c674x-umc 126 emc_cmpa c674x-emc 127 emc_buserr c674x-emc peripheral information and electrical specifications 94 submit documentation feedback product preview
6.7.3 arm/dsp communications interrupts OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-7. c674x dsp interrupt controller registers byte address register name description 0x0180 0000 evtflag0 event flag register 0 0x0180 0004 evtflag1 event flag register 1 0x0180 0008 evtflag2 event flag register 2 0x0180 000c evtflag3 event flag register 3 0x0180 0020 evtset0 event set register 0 0x0180 0024 evtset1 event set register 1 0x0180 0028 evtset2 event set register 2 0x0180 002c evtset3 event set register 3 0x0180 0040 evtclr0 event clear register 0 0x0180 0044 evtclr1 event clear register 1 0x0180 0048 evtclr2 event clear register 2 0x0180 004c evtclr3 event clear register 3 0x0180 0080 evtmask0 event mask register 0 0x0180 0084 evtmask1 event mask register 1 0x0180 0088 evtmask2 event mask register 2 0x0180 008c evtmask3 event mask register 3 0x0180 00a0 mevtflag0 masked event flag register 0 0x0180 00a4 mevtflag1 masked event flag register 1 0x0180 00a8 mevtflag2 masked event flag register 2 0x0180 00ac mevtflag3 masked event flag register 3 0x0180 00c0 expmask0 exception mask register 0 0x0180 00c4 expmask1 exception mask register 1 0x0180 00c8 expmask2 exception mask register 2 0x0180 00cc expmask3 exception mask register 3 0x0180 00e0 mexpflag0 masked exception flag register 0 0x0180 00e4 mexpflag1 masked exception flag register 1 0x0180 00e8 mexpflag2 masked exception flag register 2 0x0180 00ec mexpflag3 masked exception flag register 3 0x0180 0104 intmux1 interrupt mux register 1 0x0180 0108 intmux2 interrupt mux register 2 0x0180 010c intmux3 interrupt mux register 3 0x0180 0140 - 0x0180 0144 - reserved 0x0180 0180 intxstat interrupt exception status 0x0180 0184 intxclr interrupt exception clear 0x0180 0188 intdmask dropped interrupt mask register 0x0180 01c0 evtasrt event assert register communications interrupts between the arm and dsp are part of the syscfg module on the omap-l13x family of devices.( section 4.5.1 chipsig, section 4.5.2 chipsig_clr) submit documentation feedback peripheral information and electrical specifications 95 product preview
6.8 general-purpose input/output (gpio) 6.8.1 gpio register description(s) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the gpio peripheral provides general-purpose pins that can be configured as either inputs or outputs. when configured as an output, a write to an internal register can control the state driven on the output pin. when configured as an input, the state of the input is detectable by reading the state of an internal register. in addition, the gpio peripheral can produce cpu interrupts and edma events in different interrupt/event generation modes. the gpio peripheral provides generic connections to external devices. the gpio pins are grouped into banks of 16 pins per bank (i.e., bank 0 consists of gpio [0:15]). the OMAP-L137 gpio peripheral supports the following: up to 128 pins on zkb package configurable as gpio external interrupt and dma request capability ? every gpio pin may be configured to generate an interrupt request on detection of rising and/or falling edges on the pin. ? the interrupt requests within each bank are combined (logical or) to create eight unique bank level interrupt requests. ? the bank level interrupt service routine may poll the intstatx register for its bank to determine which pin(s) have triggered the interrupt. ? gpio banks 0, 1, 2, 3, 4, 5, 6, and 7 interrupts assigned to arm intc interrupt requests 42, 43, 44, 45, 46, 47, 48, and 49 respectively ? gpio banks 0, 1, 2, 3, 4, 5, 6, and 7 interrupts assigned to dsp events 65, 41, 49, 52, 54, 59, 62 and 72 respectively ? additionally, gpio banks 0, 1, 2, 3, 4, and 5 interrupts assigned to edma events 6, 7, 22, 23, 28, and 29 respectively. set/clear functionality: firmware writes 1 to corresponding bit position(s) to set or to clear gpio signal(s). this allows multiple firmware processes to toggle gpio output signals without critical section protection (disable interrupts, program gpio, re-enable interrupts, to prevent context switching to anther process during gpio programming). separate input/output registers output register in addition to set/clear so that, if preferred by firmware, some gpio output signals can be toggled by direct write to the output register(s). output register, when read, reflects output drive status. this, in addition to the input register reflecting pin status and open-drain i/o cell, allows wired logic be implemented. the memory map for the gpio registers is shown in table 6-8 . see the OMAP-L137 applications processor dsp peripherals overview reference guide. ? literature number spruga6 for more details. table 6-8. gpio registers gpio acronym register description byte address 0x01e2 6000 rev peripheral revision register 0x01e2 6004 reserved reserved 0x01e2 6008 binten gpio interrupt per-bank enable register gpio banks 0 and 1 0x01e2 6010 dir01 gpio banks 0 and 1 direction register 0x01e2 6014 out_data01 gpio banks 0 and 1 output data register 0x01e2 6018 set_data01 gpio banks 0 and 1 set data register 0x01e2 601c clr_data01 gpio banks 0 and 1 clear data register 0x01e2 6020 in_data01 gpio banks 0 and 1 input data register 0x01e2 6024 set_ris_trig01 gpio banks 0 and 1 set rising edge interrupt register peripheral information and electrical specifications 96 submit documentation feedback product preview
6.8.2 gpio peripheral input/output electrical data/timing OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-8. gpio registers (continued) gpio acronym register description byte address 0x01e2 6028 clr_ris_trig01 gpio banks 0 and 1 clear rising edge interrupt register 0x01e2 602c set_fal_trig01 gpio banks 0 and 1 set falling edge interrupt register 0x01e2 6030 clr_fal_trig01 gpio banks 0 and 1 clear falling edge interrupt register 0x01e2 6034 intstat01 gpio banks 0 and 1 interrupt status register gpio banks 2 and 3 0x01e2 6038 dir23 gpio banks 2 and 3 direction register 0x01e2 603c out_data23 gpio banks 2 and 3 output data register 0x01e2 6040 set_data23 gpio banks 2 and 3 set data register 0x01e2 6044 clr_data23 gpio banks 2 and 3 clear data register 0x01e2 6048 in_data23 gpio banks 2 and 3 input data register 0x01e2 604c set_ris_trig23 gpio banks 2 and 3 set rising edge interrupt register 0x01e2 6050 clr_ris_trig23 gpio banks 2 and 3 clear rising edge interrupt register 0x01e2 6054 set_fal_trig23 gpio banks 2 and 3 set falling edge interrupt register 0x01e2 6058 clr_fal_trig23 gpio banks 2 and 3 clear falling edge interrupt register 0x01e2 605c intstat23 gpio banks 2 and 3 interrupt status register gpio banks 4 and 5 0x01e2 6060 dir45 gpio banks 4 and 5 direction register 0x01e2 6064 out_data45 gpio banks 4 and 5 output data register 0x01e2 6068 set_data45 gpio banks 4 and 5 set data register 0x01e2 606c clr_data45 gpio banks 4 and 5 clear data register 0x01e2 6070 in_data45 gpio banks 4 and 5 input data register 0x01e2 6074 set_ris_trig45 gpio banks 4 and 5 set rising edge interrupt register 0x01e2 6078 clr_ris_trig45 gpio banks 4 and 5 clear rising edge interrupt register 0x01e2 607c set_fal_trig45 gpio banks 4 and 5 set falling edge interrupt register 0x01e2 6080 clr_fal_trig45 gpio banks 4 and 5 clear falling edge interrupt register 0x01e2 6084 intstat45 gpio banks 4 and 5 interrupt status register gpio banks 6 and 7 0x01e2 6088 dir67 gpio banks 6 and 7 direction register 0x01e2 608c out_data67 gpio banks 6 and 7 output data register 0x01e2 6090 set_data67 gpio banks 6 and 7 set data register 0x01e2 6094 clr_data67 gpio banks 6 and 7 clear data register 0x01e2 6098 in_data67 gpio banks 6 and 7 input data register 0x01e2 609c set_ris_trig67 gpio banks 6 and 7 set rising edge interrupt register 0x01e2 60a0 clr_ris_trig67 gpio banks 6 and 7 clear rising edge interrupt register 0x01e2 60a4 set_fal_trig67 gpio banks 6 and 7 set falling edge interrupt register 0x01e2 60a8 clr_fal_trig67 gpio banks 6 and 7 clear falling edge interrupt register 0x01e2 60ac intstat67 gpio banks 6 and 7 interrupt status register table 6-9. timing requirements for gpio inputs (1) (see figure 6-9 ) no. unit min max 1 t w(gpih) pulse duration, gpix high 2c (1) (2) ns (1) the pulse width given is sufficient to generate a cpu interrupt or an edma event. however, if a user wants to have OMAP-L137 recognize the gpix changes through software polling of the gpio register, the gpix duration must be extended to allow OMAP-L137 enough time to access the gpio register through the internal bus. (2) c=sysclk4 period in ns. for example, when running parts at 300 mhz, c=13.33 ns submit documentation feedback peripheral information and electrical specifications 97 product preview
6.8.3 gpio peripheral external interrupts electrical data/timing OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-9. timing requirements for gpio inputs (see figure 6-9 ) (continued) no. unit min max 2 t w(gpil) pulse duration, gpix low 2c (1) (2) ns table 6-10. switching characteristics over recommended operating conditions for gpio outputs (see figure 6-9 ) no. parameter unit min max 3 t w(gpoh) pulse duration, gpox high 2c (1) (2) ns 4 t w(gpol) pulse duration, gpox low 2c (1) (2) ns (1) this parameter value should not be used as a maximum performance specification. actual performance of back-to-back accesses of the gpio is dependent upon internal bus activity. (2) c=sysclk4 period in ns. for example, when running parts at 300 mhz, c=13.33 ns figure 6-9. gpio port timing table 6-11. timing requirements for external interrupts (1) (see figure 6-10 ) no. unit min max 1 t w(ilow) width of the external interrupt pulse low 2c (1) (2) ns 2 t w(ihigh) width of the external interrupt pulse high 2c (1) (2) ns (1) the pulse width given is sufficient to generate an interrupt or an edma event. however, if a user wants to have OMAP-L137 recognize the gpio changes through software polling of the gpio register, the gpio duration must be extended to allow OMAP-L137 enough time to access the gpio register through the internal bus. (2) c=sysclk4 period in ns. for example, when running parts at 300 mhz, c=13.33 ns figure 6-10. gpio external interrupt timing 98 peripheral information and electrical specifications submit documentation feedback product preview ext_intx 2 1 gpix gpox 4 3 2 1
6.9 edma OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-12 is the list of edma3 channel contoller registers and table 6-13 is the list of edma3 transfer controller registers. table 6-12. edma3 channel controller (edma3cc) registers byte address acronym register description 0x01c0 0000 pid peripheral identification register 0x01c0 0004 cccfg edma3cc configuration register global registers 0x01c0 0200 qchmap0 qdma channel 0 mapping register 0x01c0 0204 qchmap1 qdma channel 1 mapping register 0x01c0 0208 qchmap2 qdma channel 2 mapping register 0x01c0 020c qchmap3 qdma channel 3 mapping register 0x01c0 0210 qchmap4 qdma channel 4 mapping register 0x01c0 0214 qchmap5 qdma channel 5 mapping register 0x01c0 0218 qchmap6 qdma channel 6 mapping register 0x01c0 021c qchmap7 qdma channel 7 mapping register 0x01c0 0240 dmaqnum0 dma channel queue number register 0 0x01c0 0244 dmaqnum1 dma channel queue number register 1 0x01c0 0248 dmaqnum2 dma channel queue number register 2 0x01c0 024c dmaqnum3 dma channel queue number register 3 0x01c0 0260 qdmaqnum qdma channel queue number register 0x01c0 0284 quepri queue priority register (1) 0x01c0 0300 emr event missed register 0x01c0 0308 emcr event missed clear register 0x01c0 0310 qemr qdma event missed register 0x01c0 0314 qemcr qdma event missed clear register 0x01c0 0318 ccerr edma3cc error register 0x01c0 031c ccerrclr edma3cc error clear register 0x01c0 0320 eeval error evaluate register 0x01c0 0340 drae0 dma region access enable register for region 0 0x01c0 0348 drae1 dma region access enable register for region 1 0x01c0 0350 drae2 dma region access enable register for region 2 0x01c0 0358 drae3 dma region access enable register for region 3 0x01c0 0380 qrae0 qdma region access enable register for region 0 0x01c0 0384 qrae1 qdma region access enable register for region 1 0x01c0 0388 qrae2 qdma region access enable register for region 2 0x01c0 038c qrae3 qdma region access enable register for region 3 0x01c0 0400 - 0x01c0 043c q0e0-q0e15 event queue entry registers q0e0-q0e15 0x01c0 0440 - 0x01c0 047c q1e0-q1e15 event queue entry registers q1e0-q1e15 0x01c0 0600 qstat0 queue 0 status register 0x01c0 0604 qstat1 queue 1 status register 0x01c0 0620 qwmthra queue watermark threshold a register 0x01c0 0640 ccstat edma3cc status register global channel registers 0x01c0 1000 er event register 0x01c0 1008 ecr event clear register (1) on previous architectures, the edma3tc priority was controlled by the queue priority register (quepri) in the edma3cc memory-map. however for this device, the priority control for the transfer controllers is controlled by the chip-level registers in the system configuration module. you should use the chip-level registers and not quepri to configure the tc priority. submit documentation feedback peripheral information and electrical specifications 99 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-12. edma3 channel controller (edma3cc) registers (continued) byte address acronym register description 0x01c0 1010 esr event set register 0x01c0 1018 cer chained event register 0x01c0 1020 eer event enable register 0x01c0 1028 eecr event enable clear register 0x01c0 1030 eesr event enable set register 0x01c0 1038 ser secondary event register 0x01c0 1040 secr secondary event clear register 0x01c0 1050 ier interrupt enable register 0x01c0 1058 iecr interrupt enable clear register 0x01c0 1060 iesr interrupt enable set register 0x01c0 1068 ipr interrupt pending register 0x01c0 1070 icr interrupt clear register 0x01c0 1078 ieval interrupt evaluate register 0x01c0 1080 qer qdma event register 0x01c0 1084 qeer qdma event enable register 0x01c0 1088 qeecr qdma event enable clear register 0x01c0 108c qeesr qdma event enable set register 0x01c0 1090 qser qdma secondary event register 0x01c0 1094 qsecr qdma secondary event clear register shadow region 0 channel registers 0x01c0 2000 er event register 0x01c0 2008 ecr event clear register 0x01c0 2010 esr event set register 0x01c0 2018 cer chained event register 0x01c0 2020 eer event enable register 0x01c0 2028 eecr event enable clear register 0x01c0 2030 eesr event enable set register 0x01c0 2038 ser secondary event register 0x01c0 2040 secr secondary event clear register 0x01c0 2050 ier interrupt enable register 0x01c0 2058 iecr interrupt enable clear register 0x01c0 2060 iesr interrupt enable set register 0x01c0 2068 ipr interrupt pending register 0x01c0 2070 icr interrupt clear register 0x01c0 2078 ieval interrupt evaluate register 0x01c0 2080 qer qdma event register 0x01c0 2084 qeer qdma event enable register 0x01c0 2088 qeecr qdma event enable clear register 0x01c0 208c qeesr qdma event enable set register 0x01c0 2090 qser qdma secondary event register 0x01c0 2094 qsecr qdma secondary event clear register shadow region 1 channel registers 0x01c0 2200 er event register 0x01c0 2208 ecr event clear register 0x01c0 2210 esr event set register 0x01c0 2218 cer chained event register 0x01c0 2220 eer event enable register peripheral information and electrical specifications 100 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-12. edma3 channel controller (edma3cc) registers (continued) byte address acronym register description 0x01c0 2228 eecr event enable clear register 0x01c0 2230 eesr event enable set register 0x01c0 2238 ser secondary event register 0x01c0 2240 secr secondary event clear register 0x01c0 2250 ier interrupt enable register 0x01c0 2258 iecr interrupt enable clear register 0x01c0 2260 iesr interrupt enable set register 0x01c0 2268 ipr interrupt pending register 0x01c0 2270 icr interrupt clear register 0x01c0 2278 ieval interrupt evaluate register 0x01c0 2280 qer qdma event register 0x01c0 2284 qeer qdma event enable register 0x01c0 2288 qeecr qdma event enable clear register 0x01c0 228c qeesr qdma event enable set register 0x01c0 2290 qser qdma secondary event register 0x01c0 2294 qsecr qdma secondary event clear register 0x01c0 4000 - 0x01c0 4fff ? parameter ram (param) table 6-13. edma3 transfer controller (edma3tc) registers offset transfer controller transfer controller acronym register description 0 1 byte address byte address 0h 0x01c0 8000 0x01c0 8400 pid peripheral identification register 4h 0x01c0 8004 0x01c0 8404 tccfg edma3tc configuration register 100h 0x01c0 8100 0x01c0 8500 tcstat edma3tc channel status register 120h 0x01c0 8120 0x01c0 8520 errstat error status register 124h 0x01c0 8124 0x01c0 8524 erren error enable register 128h 0x01c0 8128 0x01c0 8528 errclr error clear register 12ch 0x01c0 812c 0x01c0 852c errdet error details register 130h 0x01c0 8130 0x01c0 8530 errcmd error interrupt command register 140h 0x01c0 8140 0x01c0 8540 rdrate read command rate register 240h 0x01c0 8240 0x01c0 8640 saopt source active options register 244h 0x01c0 8244 0x01c0 8644 sasrc source active source address register 248h 0x01c0 8248 0x01c0 8648 sacnt source active count register 24ch 0x01c0 824c 0x01c0 864c sadst source active destination address register 250h 0x01c0 8250 0x01c0 8650 sabidx source active b-index register 254h 0x01c0 8254 0x01c0 8654 sampprxy source active memory protection proxy register 258h 0x01c0 8258 0x01c0 8658 sacntrld source active count reload register 25ch 0x01c0 825c 0x01c0 865c sasrcbref source active source address b-reference register 260h 0x01c0 8260 0x01c0 8660 sadstbref source active destination address b-reference register 280h 0x01c0 8280 0x01c0 8680 dfcntrld destination fifo set count reload register 284h 0x01c0 8284 0x01c0 8684 dfsrcbref destination fifo set source address b-reference register 288h 0x01c0 8288 0x01c0 8688 dfdstbref destination fifo set destination address b-reference register 300h 0x01c0 8300 0x01c0 8700 dfopt0 destination fifo options register 0 304h 0x01c0 8304 0x01c0 8704 dfsrc0 destination fifo source address register 0 308h 0x01c0 8308 0x01c0 8708 dfcnt0 destination fifo count register 0 30ch 0x01c0 830c 0x01c0 870c dfdst0 destination fifo destination address register 0 submit documentation feedback peripheral information and electrical specifications 101 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-13. edma3 transfer controller (edma3tc) registers (continued) offset transfer controller transfer controller acronym register description 0 1 byte address byte address 310h 0x01c0 8310 0x01c0 8710 dfbidx0 destination fifo b-index register 0 314h 0x01c0 8314 0x01c0 8714 dfmpprxy0 destination fifo memory protection proxy register 0 340h 0x01c0 8340 0x01c0 8740 dfopt1 destination fifo options register 1 344h 0x01c0 8344 0x01c0 8744 dfsrc1 destination fifo source address register 1 348h 0x01c0 8348 0x01c0 8748 dfcnt1 destination fifo count register 1 34ch 0x01c0 834c 0x01c0 874c dfdst1 destination fifo destination address register 1 350h 0x01c0 8350 0x01c0 8750 dfbidx1 destination fifo b-index register 1 354h 0x01c0 8354 0x01c0 8754 dfmpprxy1 destination fifo memory protection proxy register 1 380h 0x01c0 8380 0x01c0 8780 dfopt2 destination fifo options register 2 384h 0x01c0 8384 0x01c0 8784 dfsrc2 destination fifo source address register 2 388h 0x01c0 8388 0x01c0 8788 dfcnt2 destination fifo count register 2 38ch 0x01c0 838c 0x01c0 878c dfdst2 destination fifo destination address register 2 390h 0x01c0 8390 0x01c0 8790 dfbidx2 destination fifo b-index register 2 394h 0x01c0 8394 0x01c0 8794 dfmpprxy2 destination fifo memory protection proxy register 2 3c0h 0x01c0 83c0 0x01c0 87c0 dfopt3 destination fifo options register 3 3c4h 0x01c0 83c4 0x01c0 87c4 dfsrc3 destination fifo source address register 3 3c8h 0x01c0 83c8 0x01c0 87c8 dfcnt3 destination fifo count register 3 3cch 0x01c0 83cc 0x01c0 87cc dfdst3 destination fifo destination address register 3 3d0h 0x01c0 83d0 0x01c0 87d0 dfbidx3 destination fifo b-index register 3 3d4h 0x01c0 83d4 0x01c0 87d4 dfmpprxy3 destination fifo memory protection proxy register 3 table 6-14 shows an abbreviation of the set of registers which make up the parameter set for each of 128 edma events. each of the parameter register sets consist of 8 32-bit word entries. table 6-15 shows the parameter set entry registers with relative memory address locations within each of the parameter sets. table 6-14. edma parameter set ram hex address range description 0x01c0 4000 - 0x01c0 401f parameters set 0 (8 32-bit words) 0x01c0 4020 - 0x01c0 403f parameters set 1 (8 32-bit words) 0x01c0 4040 - 0x01cc0 405f parameters set 2 (8 32-bit words) 0x01c0 4060 - 0x01c0 407f parameters set 3 (8 32-bit words) 0x01c0 4080 - 0x01c0 409f parameters set 4 (8 32-bit words) 0x01c0 40a0 - 0x01c0 40bf parameters set 5 (8 32-bit words) ... ... 0x01c0 4fc0 - 0x01c0 4fdf parameters set 126 (8 32-bit words) 0x01c0 4fe0 - 0x01c0 4fff parameters set 127 (8 32-bit words) table 6-15. parameter set entries hex offset address acronym parameter entry within the parameter set 0x0000 opt option 0x0004 src source address 0x0008 a_b_cnt a count, b count 0x000c dst destination address 0x0010 src_dst_bidx source b index, destination b index 0x0014 link_bcntrld link address, b count reload peripheral information and electrical specifications 102 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-15. parameter set entries (continued) hex offset address acronym parameter entry within the parameter set 0x0018 src_dst_cidx source c index, destination c index 0x001c ccnt c count table 6-16. edma events event event name / source event event name / source 0 mcasp0 receive 16 mmcsd receive 1 mcasp0 transmit 17 mmcsd transmit 2 mcasp1 receive 18 spi1 receive 3 mcasp1 transmit 19 spi1 transmit 4 mcasp2 receive 20 reserved 5 mcasp2 transmit 21 reserved 6 gpio bank 0 interrupt 22 gpio bank 2 interrupt 7 gpio bank 1 interrupt 23 gpio bank 3 interrupt 8 uart0 receive 24 i2c0 receive 9 uart0 transmit 25 i2c0 transmit 10 timer64p0 event out 12 26 i2c1 receive 11 timer64p0 event out 34 27 i2c1 transmit 12 uart1 receive 28 gpio bank 4 interrupt 13 uart1 transmit 29 gpio bank 5 interrupt 14 spi0 receive 30 uart2 receive 15 spi0 transmit 31 uart2 transmit submit documentation feedback peripheral information and electrical specifications 103 product preview
6.10 external memory interface a (emifa) 6.10.1 emifa asynchronous memory support 6.10.2 emifa synchronous dram memory support 6.10.3 emifa connection examples OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com emifa is one of two external memory interfaces supported on the OMAP-L137 . it is primarily intended to support asynchronous memory types, such as nand and nor flash and asynchronous sram. however on OMAP-L137 emifa also provides a secondary interface to sdram. emifa supports asynchronous: sram memories nand flash memories nor flash memories the emifa data bus width is up to 16-bits on the zkb package . the device supports up to fifteen address lines and an external wait/interrupt input. up to four asynchronous chip selects are supported by emifa (ema_cs[5:2]) . all four chip selects are available on the zkb package. each chip select has the following individually programmable attributes: data bus width read cycle timings: setup, hold, strobe write cycle timings: setup, hold, strobe bus turn around time extended wait option with programmable timeout select strobe option nand flash controller supports 1-bit and 4-bit ecc calculation on blocks of 512 bytes. the OMAP-L137 zkb package supports 16-bit sdram in addition to the asynchronous memories listed in section 6.10.1 . it has a single sdram chip select (ema_cs[0]). sdram configurations that are supported are: one, two, and four bank sdram devices devices with eight, nine, ten, and eleven column address cas latency of two or three clock cycles sixteen bit data bus width 3.3v lvcmos interface additionally, the sdram interface of emifa supports placing the sdram in self refresh and powerdown modes. self refresh mode allows the sdram to be put into a low power state while still retaining memory contents; since the sdram will continue to refresh itself even without clocks from the dsp. powerdown mode achieves even lower power, except the dsp must periodically wake the sdram up and issue refreshes if data retention is required. finally, note that the emifa does not support mobile sdram devices. figure 6-11 illustrates an example of how sdram, nor, and nand flash devices might be connected to emifa of a OMAP-L137 device simultaneously. the sdram chip select must be ema_cs[0]. note that the nor flash is connected to ema_cs[2] and the nand flash is connected to ema_cs[3] in this example. note that any type of asynchronous memory may be connected to ema_cs[5:2]. the on-chip bootloader makes some assumptions on which chip select the contains the boot image, and this depends on the boot mode. for nor boot mode; the on-chip bootloader requires that the image be stored in nor flash on ema_cs[2]. for nand boot mode, the bootloader requires that the boot image is stored in nand flash on ema_cs[3]. it is always possible to have the image span multiple chip selects, but this must be supported by second stage boot code stored in the external flash. peripheral information and electrical specifications 104 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 a likely use case with more than one emifa chip select used for nand flash is illustrated in figure 6-12 . this figure shows how two multiplane nand flash devices with two chip selects each would connect to the emifa. in this case if nand is the boot memory, then the boot image needs to be stored in the nand area selected by ema_cs[3]. part of the application image could spill over into the nand regions selected by other emifa chip selects; but would rely on the code stored in the ema_cs[3] area to bootload it. figure 6-11. OMAP-L137 connection diagram: sdram, nor, nand submit documentation feedback peripheral information and electrical specifications 105 product preview ema_clk ema_ba[1:0] ema_cs[0] ema_cas ema_ras ema_we clk ce we emifa sdram 2m x 16 x 4 bank ema_sdcke cas ras ckeba[1:0] ldqm udqm dq[15:0] a[11:0] ema_a[12:0] ema_we_dqm[0] ema_we_dqm[1] ema_d[15:0] ema_cs[2] ema_cs[3] ema_wait ema_oe gpio (6 pins) reset a[0]a[12:1] dq[15:0] ce we oe reset a[18:13] ry/ y b nor flash 512k x 16 alecle dq[15:0] ce we re rb nand flash 1gb x 16 ema_ba[1] ema_a[1] ema_a[2] ... d vdd reset
6.10.4 external memory interface (emif) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-12. OMAP-L137 emifa connection diagram: multiple nand flash planes table 6-17 is a list of the emif registers. for more information about these registers, see the c674x dsp external memory interface (emif) user's guide (literature number spru711). table 6-17. external memory interface (emifa) registers byte address register name register description 0x6800 0000 midr module id register 0x6800 0004 awcc asynchronous wait cycle configuration register 0x6800 0008 sdcr sdram configuration register 0x6800 000c sdrcr sdram refresh control register 0x6800 0010 ce2cfg asynchronous 1 configuration register 0x6800 0014 ce3cfg asynchronous 2 configuration register 0x6800 0018 ce4cfg asynchronous 3 configuration register 0x6800 001c ce5cfg asynchronous 4 configuration register 0x6800 0020 sdtimr sdram timing register 0x6800 003c sdsretr sdram self refresh exit timing register 0x6800 0040 intraw emifa interrupt raw register 0x6800 0044 intmsk emifa interrupt mask register 0x6800 0048 intmskset emifa interrupt mask set register 0x6800 004c intmskclr emifa interrupt mask clear register 0x6800 0060 nandfcr nand flash control register 0x6800 0064 nandfsr nand flash status register 0x6800 0070 nandf1ecc nand flash 1 ecc register (cs2 space) 0x6800 0074 nandf2ecc nand flash 2 ecc register (cs3 space) 0x6800 0078 nandf3ecc nand flash 3 ecc register (cs4 space) 0x6800 007c nandf4ecc nand flash 4 ecc register (cs5 space) 0x6800 00bc nand4biteccload nand flash 4-bit ecc load register 0x6800 00c0 nand4bitecc1 nand flash 4-bit ecc register 1 0x6800 00c4 nand4bitecc2 nand flash 4-bit ecc register 2 peripheral information and electrical specifications 106 submit documentation feedback product preview ema_a[1]ema_a[2] ema_d[7:0] ema_cs[2] ema_cs[3] ema_we ema_oe alecle dq[7:0] ce1 ce2 we re r/ 1 b r/ 2 b emifa nand flash x8, multiplane alecle dq[7:0] ce1 ce2 we re r/ 1 b r/ 2 b nand flash x8, multiplane d vdd ema_wait ema_cs[4] ema_cs[5]
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-17. external memory interface (emifa) registers (continued) byte address register name register description 0x6800 00c8 nand4bitecc3 nand flash 4-bit ecc register 3 0x6800 00cc nand4bitecc4 nand flash 4-bit ecc register 4 0x6800 00d0 nanderradd1 nand flash 4-bit ecc error address register 1 0x6800 00d4 nanderradd2 nand flash 4-bit ecc error address register 2 0x6800 00d8 nanderrval1 nand flash 4-bit ecc error value register 1 0x6800 00dc nanderrval2 nand flash 4-bit ecc error value register 2 submit documentation feedback peripheral information and electrical specifications 107 product preview
6.10.5 emifa electrical data/timing OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-18 through table 6-21 assume testing over recommended operating conditions. table 6-18. emifa sdram interface timing requirements no. min max unit input setup time, read data valid on ema_d[31:0] before ema_clk 19 t su(ema_dv-em_clkh) 1 ns rising input hold time, read data valid on ema_d[31:0] after ema_clk 20 t h(clkh-div) 1.5 ns rising table 6-19. emifa sdram interface switching characteristics no. parameter min max unit 1 t c(clk) cycle time, emif clock ema_clk 10 ns 2 t w(clk) pulse width, emif clock ema_clk high or low 3 ns 3 t d(clkh-csv) delay time, ema_clk rising to ema_cs[0] valid 7 ns 4 t oh(clkh-csiv) output hold time, ema_clk rising to ema_cs[0] invalid 1 ns 5 t d(clkh-dqmv) delay time, ema_clk rising to ema_ we_dqm[1:0] valid 7 ns 6 t oh(clkh-dqmiv) output hold time, ema_clk rising to ema_ we_dqm[1:0] invalid 1 ns delay time, ema_clk rising to ema_a[12:0] and ema_ba[1:0] 7 t d(clkh-av) 7 ns valid output hold time, ema_clk rising to ema_a[12:0] and 8 t oh(clkh-aiv) 1 ns ema_ba[1:0] invalid 9 t d(clkh-dv) delay time, ema_clk rising to ema_d[15:0] valid 7 ns 10 t oh(clkh-div) output hold time, ema_clk rising to ema_d[15:0] invalid 1 ns 11 t d(clkh-rasv) delay time, ema_clk rising to ema_ras valid 7 ns 12 t oh(clkh-rasiv) output hold time, ema_clk rising to ema_ras invalid 1 ns 13 t d(clkh-casv) delay time, ema_clk rising to ema_cas valid 7 ns 14 t oh(clkh-casiv) output hold time, ema_clk rising to ema_cas invalid 1 ns 15 t d(clkh-wev) delay time, ema_clk rising to ema_we valid 7 ns 16 t oh(clkh-weiv) output hold time, ema_clk rising to ema_we invalid 1 ns 17 t dis(clkh-dhz) delay time, ema_clk rising to ema_d[15:0] tri-stated 7 ns 18 t ena(clkh-dlz) output hold time, ema_clk rising to ema_d[15:0] driving 1 ns table 6-20. emifa asynchronous memory timing requirements (1) OMAP-L137 no unit . min nom max reads and writes pulse duration, em_wait assertion and 2 t w(em_wait) 2e ns deassertion reads 12 t su(emdv-emoeh) setup time, em_d[15:0] valid before em_oe high 3 ns 13 t h(emoeh-emdiv) hold time, em_d[15:0] valid after em_oe high 0.5 ns t su(emoel- setup time, em_wait asserted before end of 14 4e+3 ns emwait) strobe phase (2) writes (1) e = ema_clk period or in ns. ema_clk is selected either as sysclk3 or the pll output clock divided by 4.5. as an example, when sysclk3 is selected and set to 100mhz, e=10ns. (2) setup before end of strobe phase (if no extended wait states are inserted) by which em_wait must be asserted to add extended wait states. figure 6-17 and figure 6-18 describe emif transactions that include extended wait states inserted during the strobe phase. however, cycles inserted as part of this extended wait period should not be counted; the 4e requirement is to the start of where the hold phase would begin if there were no extended wait cycles. peripheral information and electrical specifications 108 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-20. emifa asynchronous memory timing requirements (continued) OMAP-L137 no unit . min nom max t su(emwel- setup time, em_wait asserted before end of 28 4e+3 ns emwait) strobe phase (2) table 6-21. emifa asynchronous memory switching characteristics (1) (2) (3) OMAP-L137 no parameter unit . min nom max reads and writes 1 t d(turnaround) turn around time (ta)*e - 3 (ta)*e (ta)*e + 3 ns reads (rs+rst+rh)*e (rs+rst+rh)*e emif read cycle time (ew = 0) (rs+rst+rh)*e ns - 3 + 3 3 t c(emrcycle) (rs+rst+rh+(e (rs+rst+rh+(ew (rs+rst+rh+(e emif read cycle time (ew = 1) ns wc*16))*e - 3 c*16))*e wc*16))*e + 3 output setup time, ema_ce[5:2] low to (rs)*e-3 (rs)*e (rs)*e+3 ns ema_oe low (ss = 0) 4 t su(emcel-emoel) output setup time, ema_ce[5:2] low to -3 0 +3 ns ema_oe low (ss = 1) output hold time, ema_oe high to (rh)*e - 3 (rh)*e (rh)*e + 3 ns ema_ce[5:2] high (ss = 0) 5 t h(emoeh-emceh) output hold time, ema_oe high to -3 0 +3 ns ema_ce[5:2] high (ss = 1) output setup time, ema_ba[1:0] valid to 6 t su(embav-emoel) (rs)*e-3 (rs)*e (rs)*e+3 ns ema_oe low output hold time, ema_oe high to 7 t h(emoeh-embaiv) (rh)*e-3 (rh)*e (rh)*e+3 ns ema_ba[1:0] invalid output setup time, ema_a[13:0] valid to 8 t su(embav-emoel) (rs)*e-3 (rs)*e (rs)*e+3 ns ema_oe low output hold time, ema_oe high to 9 t h(emoeh-emaiv) (rh)*e-3 (rh)*e (rh)*e+3 ns ema_a[13:0] invalid ema_oe active low width (ew = 0) (rst)*e-3 (rst)*e (rst)*e+3 ns 10 t w(emoel) (rst+(ewc*16)) (rst+(ewc*16)) ema_oe active low width (ew = 1) (rst+(ewc*16))*e ns *e-3 *e+3 t d(emwaith- delay time from ema_wait deasserted to 11 3e-3 4e 4e+3 ns emoeh) ema_oe high writes (ws+wst+wh)* (ws+wst+wh)* emif write cycle time (ew = 0) (ws+wst+wh)*e ns e-3 e+3 15 t c(emwcycle) (ws+wst+wh+( (ws+wst+wh+(e (ws+wst+wh+( emif write cycle time (ew = 1) ns ewc*16))*e - 3 wc*16))*e ewc*16))*e + 3 output setup time, ema_ce[5:2] low to (ws)*e - 3 (ws)*e (ws)*e + 3 ns ema_we low (ss = 0) 16 t su(emcel-emwel) output setup time, ema_ce[5:2] low to -3 0 +3 ns ema_we low (ss = 1) (1) ta = turn around, rs = read setup, rst = read strobe, rh = read hold, ws = write setup, wst = write strobe, wh = write hold, mewc = maximum external wait cycles. these parameters are programmed via the asynchronous bank and asynchronous wait cycle configuration registers. these support the following range of values: ta[4-1], rs[16-1], rst[64-1], rh[8-1], ws[16-1], wst[64-1], wh[8-1], and mew[1-256]. see the OMAP-L137 asynchronous external memory interface (emif) user's guide (sprued1) for more information. (2) e = ema_clk period or in ns. ema_clk is selected either as sysclk3 or the pll output clock divided by 4.5. as an example, when sysclk3 is selected and set to 100mhz, e=10ns. (3) ewc = external wait cycles determined by ema_wait input signal. ewc supports the following range of values ewc[256-1]. note that the maximum wait time before timeout is specified by bit field mewc in the asynchronous wait cycle configuration register. see the OMAP-L137 asynchronous external memory interface (emif) user's guide (sprued1) for more information. submit documentation feedback peripheral information and electrical specifications 109 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-21. emifa asynchronous memory switching characteristics (continued) OMAP-L137 no parameter unit . min nom max output hold time, ema_we high to (wh)*e-3 (wh)*e (wh)*e+3 ns ema_ce[5:2] high (ss = 0) 17 t h(emweh-emceh) output hold time, ema_we high to -3 0 +3 ns ema_ce[5:2] high (ss = 1) t su(emdqmv- output setup time, ema_ba[1:0] valid to 18 (ws)*e-3 (ws)*e (ws)*e+3 ns emwel) ema_we low t h(emweh- output hold time, ema_we high to 19 (wh)*e-3 (wh)*e (wh)*e+3 ns emdqmiv) ema_ba[1:0] invalid output setup time, ema_ba[1:0] valid to 20 t su(embav-emwel) (ws)*e-3 (ws)*e (ws)*e+3 ns ema_we low output hold time, ema_we high to 21 t h(emweh-embaiv) (wh)*e-3 (wh)*e (wh)*e+3 ns ema_ba[1:0] invalid output setup time, ema_a[13:0] valid to 22 t su(emav-emwel) (ws)*e-3 (ws)*e (ws)*e+3 ns ema_we low output hold time, ema_we high to 23 t h(emweh-emaiv) (wh)*e-3 (wh)*e (wh)*e+3 ns ema_a[13:0] invalid ema_we active low width (ew = 0) (wst)*e-3 (wst)*e (wst)*e+3 ns 24 t w(emwel) (wst+(ewc*16)) (wst+(ewc*16)) ema_we active low width (ew = 1) (wst+(ewc*16))*e ns *e-3 *e+3 t d(emwaith- delay time from ema_wait deasserted to 25 3e-3 4e 4e+3 ns emweh) ema_we high output setup time, ema_d[15:0] valid to 26 t su(emdv-emwel) (ws)*e-3 (ws)*e (ws)*e+3 ns ema_we low output hold time, ema_we high to 27 t h(emweh-emdiv) (wh)*e-3 (wh)*e (wh)*e+3 ns ema_d[15:0] invalid figure 6-13. emifa basic sdram write operation peripheral information and electrical specifications 110 submit documentation feedback product preview ema_clk ema_ba[1:0] ema_a[12:0]ema_d[15:0] 1 2 2 4 6 8 8 12 10 16 3 5 7 7 11 13 15 9 basic sdramwrite opera tion ema_cs[0] ema_we _dqm[1:0] ema_ras ema_cas ema_we
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-14. emifa basic sdram read operation figure 6-15. asynchronous memory read timing for emifa submit documentation feedback peripheral information and electrical specifications 111 product preview ema_clk ema_ba[1:0] ema_a[12:0]ema_d[15:0] 1 2 2 4 6 8 8 12 14 19 20 3 5 7 7 11 13 17 18 2 em_clk delay basic sdramread opera tion ema_cs[0] ema_we _dqm[1:0] ema_ras ema_cas ema_we ema_ce[5:2] ema_ba[1:0] 13 12 ema_a[12:0] ema_oe ema_d[15:0] ema_we 10 5 9 7 4 8 6 3 1 ema_ _dqm[1:0] we 30 29
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-16. asynchronous memory write timing for emifa figure 6-17. ema_wait read timing requirements 112 peripheral information and electrical specifications submit documentation feedback product preview ema_ce[5:2] ema_ba[1:0] ema_a[12:0] ema_we ema_d[15:0] ema_oe 15 1 16 18 20 22 24 17 19 21 23 26 27 ema_ _dqm[1:0] we ema_ce[5:2] 1 1 asserted deasserted 2 2 ema_ba[1:0] ema_a[12:0]ema_d[15:0] ema_oe ema_wait setup s robe t extended due to ema_wait s robe t hold 1 4
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-18. ema_wait write timing requirements submit documentation feedback peripheral information and electrical specifications 113 product preview ema_ce[5:2] 25 asserted deasserted 2 2 ema_ba[1:0] ema_a[12:0]ema_d[15:0] ema_we ema_wait setup strobe extended due to ema_wait strobe hold 28
6.11 emifb peripheral registers description(s) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-19 , emifb functional block diagram illustrates a high-level view of the emifb and its connections within the device. multiple requesters have access to emifb through a switched central resource (indicated as crossbar in the figure). the emifb implements a split transaction internal bus, allowing concurrence between reads and writes from the various requesters. figure 6-19. emifb functional block diagram 114 peripheral information and electrical specifications submit documentation feedback product preview emb_cs emb_cas emb_ras emb_we emb_clk emb_sdcke emb_ba[1:0] emb_a[x:0]emb_d[x:0] emb_we_dqm[x:0] sdraminterface cmd/write fifo registers read fifo crossbar emifb master peripherals (usb, uhpi...) edma cpu
6.11.1 interfacing to sdram OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 the emifb supports a glueless interface to sdram devices with the following characteristics: pre-charge bit is a[10] the number of column address bits is 8, 9, 10 or 11 the number of row address bits is 13 (in case of mobile sdr, number of row address bits can be 9, 10, 11, 12, or 13) the number of internal banks is 1, 2 or 4 figure 6-20 shows an interface between the emifb and a 2m 16 4 bank sdram device. in addition, figure 6-21 shows an interface between the emifb and a 2m 32 4 bank sdram device and figure 6-22 shows an interface between the emifb and two 4m 16 4 bank sdram devices. refer to table 6-22 , as an example that shows additional list of commonly-supported sdram devices and the required connections for the address pins. note that in table 6-22 , page size/column size (not indicated in the table) is varied to get the required addressability range. figure 6-20. emifb to 2m 16 4 bank sdram interface figure 6-21. emifb to 2m 32 4 bank sdram interface submit documentation feedback peripheral information and electrical specifications 115 product preview emb_cs emb_cas emb_ras emb_we emb_clk emb_sdcke emb_ba[1:0] emb_a[11:0] emb_we_dqm[0] emb_we_dqm[1] emb_d[15:0] emifb ce cas ras we clkcke ba[1:0] a[11:0] ldqm udqm dq[15:0] sdram 2m x 16 x 4 bank emb_cs emb_cas emb_ras emb_we emb_clk emb_sdcke emb_ba[1:0] emb_a[11:0] emb_we_dqm[3:0] emb_d[31:0] emifb ce cas ras we clkcke ba[1:0] a[11:0] dqm[3:0] dq[31:0] sdram 2m x 32 x 4 bank
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-22. emifb to dual 4m 16 4 bank sdram interface table 6-22. example of 16/32-bit emifb address pin connections sdram size width banks address pins 64m bits 16 4 sdram a[11:0] emifb emb_a[11:0] 32 4 sdram a[10:0] emifb emb_a[10:0] 128m bits 16 4 sdram a[11:0] emifb emb_a[11:0] 32 4 sdram a[11:0] emifb emb_a[11:0] 256m bits 16 4 sdram a[12:0] emifb emb_a[12:0] 32 4 sdram a[11:0] emifb emb_a[11:0] 512m bits 16 4 sdram a[12:0] emifb emb_a[12:0] 32 4 sdram a[12:0] emifb emb_a[12:0] table 6-23 is a list of the emifb registers. peripheral information and electrical specifications 116 submit documentation feedback product preview emb_cs emb_cas emb_ras emb_we emb_clk emb_sdcke emb_ba[1:0] emb_a[12:0] emb_we_dqm[0] emb_d[15:0] emifb ce cas ras we clkcke ba[1:0] a[12:0] ldqm dq[15:0] sdram 4m x 16 x 4 bank emb_we_dqm[1] udqm emb_we_dqm[2] emb_d[31:16] emb_we_dqm[3] ce cas ras we clkcke ba[1:0] a[12:0] ldqm dq[15:0] sdram 4m x 16 x 4 bank udqm
6.11.2 emifb electrical data/timing OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-23. emifb base controller registers byte address acronym register 0xb000 0000 midr module id register 0xb000 0008 sdcfg sdram configuration register 0xb000 000c sdrfc sdram refresh control register 0xb000 0010 sdtim1 sdram timing register 1 0xb000 0014 sdtim2 sdram timing register 2 0xb000 001c sdcfg2 sdram configuration 2 register 0xb000 0020 bprio peripheral bus burst priority register 0xb000 0040 pc1 performance counter 1 register 0xb000 0044 pc2 performance counter 2 register 0xb000 0048 pcc performance counter configuration register 0xb000 004c pcmrs performance counter master region select register 0xb000 0050 pct performance counter time register 0xb000 00c0 irr interrupt raw register 0xb000 00c4 imr interrupt mask register 0xb000 00c8 imsr interrupt mask set register 0xb000 00cc imcr interrupt mask clear register table 6-24. emifb sdram interface timing requirements no. min max unit input setup time, read data valid on emb_d[31:0] before emb_clk 19 t su(ema_dv-em_clkh) 0.5 ns rising input hold time, read data valid on emb_d[31:0] after emb_clk 20 t h(clkh-div) 1.5 ns rising table 6-25. emifb sdram interface switching characteristics no. parameter min max unit 1 t c(clk) cycle time, emif clock emb_clk 7.5 ns 2 t w(clk) pulse width, emif clock emb_clk high or low 3 ns 3 t d(clkh-csv) delay time, emb_clk rising to emb_cs[0] valid 5.1 ns 4 t oh(clkh-csiv) output hold time, emb_clk rising to emb_cs[0] invalid 0.9 ns 5 t d(clkh-dqmv) delay time, emb_clk rising to emb_ we_dqm[3:0] valid 5.1 ns 6 t oh(clkh-dqmiv) output hold time, emb_clk rising to emb_ we_dqm[3:0] invalid 0.9 ns delay time, emb_clk rising to emb_a[12:0] and emb_ba[1:0] 7 t d(clkh-av) 5.1 ns valid output hold time, emb_clk rising to emb_a[12:0] and 8 t oh(clkh-aiv) 0.9 ns emb_ba[1:0] invalid 9 t d(clkh-dv) delay time, emb_clk rising to emb_d[31:0] valid 5.1 ns 10 t oh(clkh-div) output hold time, emb_clk rising to emb_d[31:0] invalid 0.9 ns 11 t d(clkh-rasv) delay time, emb_clk rising to emb_ras valid 5.1 ns 12 t oh(clkh-rasiv) output hold time, emb_clk rising to emb_ras invalid 0.9 ns 13 t d(clkh-casv) delay time, emb_clk rising to emb_cas valid 5.1 ns 14 t oh(clkh-casiv) output hold time, emb_clk rising to emb_cas invalid 0.9 ns 15 t d(clkh-wev) delay time, emb_clk rising to emb_we valid 5.1 ns 16 t oh(clkh-weiv) output hold time, emb_clk rising to emb_we invalid 0.9 ns 17 t dis(clkh-dhz) delay time, emb_clk rising to emb_d[31:0] tri-stated 5.1 ns 18 t ena(clkh-dlz) output hold time, emb_clk rising to emb_d[31:0] driving 0.9 ns submit documentation feedback peripheral information and electrical specifications 117 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-23. emifb basic sdram write operation figure 6-24. emifb basic sdram read operation peripheral information and electrical specifications 118 submit documentation feedback product preview emb_clk emb_ba[1:0] emb_a[12:0]emb_d[31:0] 1 2 2 4 6 8 8 12 10 16 3 5 7 7 11 13 15 9 basic sdramwrite opera tion emb_cs[0] emb_we _dqm[3:0] emb_ras emb_cas emb_we emb_clk emb_ba[1:0] emb_a[12:0]emb_d[31:0] 1 2 2 4 6 8 8 12 14 19 20 3 5 7 7 11 13 17 18 2 em_clk delay basic sdramread opera tion emb_cs[0] emb_we _dqm[3:0] emb_ras emb_cas emb_we
6.12 mmc / sd / sdio (mmcsd) 6.12.1 mmcsd peripheral description 6.12.2 mmcsd peripheral register description(s) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 the OMAP-L137 includes an mmcsd controller which is compliant with mmc v3.31, secure digital part 1 physical layer specification v1.1 and secure digital input output (sdio) v2.0 specifications. the mmc/sd controller has following features: multimediacard (mmc). secure digital (sd) memory card. mmc/sd protocol support. sdio protocol support. programmable clock frequency. 512 bit read/write fifo to lower system overhead. slave edma transfer capability. the OMAP-L137 mmc/sd controller does not support spi mode. table 6-26. multimedia card/secure digital (mmc/sd) card controller registers offset acronym register description 0x01c4 0000 mmcctl mmc control register 0x01c4 0004 mmcclk mmc memory clock control register 0x01c4 0008 mmcst0 mmc status register 0 0x01c4 000c mmcst1 mmc status register 1 0x01c4 0010 mmcim mmc interrupt mask register 0x01c4 0014 mmctor mmc response time-out register 0x01c4 0018 mmctod mmc data read time-out register 0x01c4 001c mmcblen mmc block length register 0x01c4 0020 mmcnblk mmc number of blocks register 0x01c4 0024 mmcnblc mmc number of blocks counter register 0x01c4 0028 mmcdrr mmc data receive register 0x01c4 002c mmcdxr mmc data transmit register 0x01c4 0030 mmccmd mmc command register 0x01c4 0034 mmcarghl mmc argument register 0x01c4 0038 mmcrsp01 mmc response register 0 and 1 0x01c4 003c mmcrsp23 mmc response register 2 and 3 0x01c4 0040 mmcrsp45 mmc response register 4 and 5 0x01c4 0044 mmcrsp67 mmc response register 6 and 7 0x01c4 0048 mmcdrsp mmc data response register 0x01c4 0050 mmccidx mmc command index register 0x01c4 0064 sdioctl sdio control register 0x01c4 0068 sdiost0 sdio status register 0 0x01c4 006c sdioien sdio interrupt enable register 0x01c4 0070 sdioist sdio interrupt status register 0x01c4 0074 mmcfifoctl mmc fifo control register submit documentation feedback peripheral information and electrical specifications 119 product preview
6.12.3 mmc/sd electrical data/timing OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-27. timing requirements for mmc/sd module (see figure 6-26 and figure 6-28 ) no. min max unit 1 t su(cmdv-clkh) setup time, sd_cmd valid before sd_clk high tbd ns 2 t h(clkh-cmdv) hold time, sd_cmd valid after sd_clk high tbd ns 3 t su(datv-clkh) setup time, sd_datx valid before sd_clk high tbd ns 4 t h(clkh-datv) hold time, sd_datx valid after sd_clk high tbd ns table 6-28. switching characteristics over recommended operating conditions for mmc/sd module (see figure 6-25 through figure 6-28 ) no. parameter min max unit 7 f (clk) operating frequency, sd_clk tbd tbd mhz 8 f (clk_id) identification mode frequency, sd_clk tbd tbd khz 9 t w(clkl) pulse width, sd_clk low tbd ns 10 t w(clkh) pulse width, sd_clk high tbd ns 11 t r(clk) rise time, sd_clk tbd ns 12 t f(clk) fall time, sd_clk tbd ns 13 t d(clkl-cmd) delay time, sd_clk low to sd_cmd transition tbd tbd ns 14 t d(clkl-dat) delay time, sd_clk low to sd_datx transition tbd tbd ns figure 6-25. mmc/sd host command timing figure 6-26. mmc/sd card response timing figure 6-27. mmc/sd host write timing peripheral information and electrical specifications 120 submit documentation feedback product preview start xmit valid valid valid end mmcsd_clk mmcsd_cmd 13 7 10 9 13 13 13 start xmit valid valid valid end mmcsd_clk mmcsd_cmd 10 9 7 1 2 start d0 d1 dx end mmcsd_clk mmcsd_datx 7 14 14 10 9 14 14
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-28. mmc/sd host read and card crc status timing submit documentation feedback peripheral information and electrical specifications 121 product preview start d0 d1 dx end 7 mmcsd_clk mmcsd_datx 9 10 4 3 3 4
6.13 ethernet media access controller (emac) 6.13.1 emac peripheral register description(s) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the ethernet media access controller (emac) provides an efficient interface between OMAP-L137 and the network. the emac supports both 10base-t and 100base-tx, or 10 mbits/second (mbps) and 100 mbps in either half- or full-duplex mode, with hardware flow control and quality of service (qos) support. the emac controls the flow of packet data from the OMAP-L137 device to the phy. the mdio module controls phy configuration and status monitoring. both the emac and the mdio modules interface to the OMAP-L137 device through a custom interface that allows efficient data transmission and reception. this custom interface is referred to as the emac control module, and is considered integral to the emac/mdio peripheral. the control module is also used to multiplex and control interrupts. table 6-29. ethernet media access controller (emac) registers offset byte address register register description 0h 0x01e2 3000 txrev transmit revision register 4h 0x01e2 3004 txcontrol transmit control register 8h 0x01e2 3008 txteardown transmit teardown register 10h 0x01e2 3010 rxrev receive revision register 14h 0x01e2 3014 rxcontrol receive control register 18h 0x01e2 3018 rxteardown receive teardown register 80h 0x01e2 3080 txintstatraw transmit interrupt status (unmasked) register 84h 0x01e2 3084 txintstatmasked transmit interrupt status (masked) register 88h 0x01e2 3088 txintmaskset transmit interrupt mask set register 8ch 0x01e2 308c txintmaskclear transmit interrupt clear register 90h 0x01e2 3090 macinvector mac input vector register 94h 0x01e2 3094 maceoivector mac end of interrupt vector register a0h 0x01e2 30a0 rxintstatraw receive interrupt status (unmasked) register a4h 0x01e2 30a4 rxintstatmasked receive interrupt status (masked) register a8h 0x01e2 30a8 rxintmaskset receive interrupt mask set register ach 0x01e2 30ac rxintmaskclear receive interrupt mask clear register b0h 0x01e2 30b0 macintstatraw mac interrupt status (unmasked) register b4h 0x01e2 30b4 macintstatmasked mac interrupt status (masked) register b8h 0x01e2 30b8 macintmaskset mac interrupt mask set register bch 0x01e2 30bc macintmaskclear mac interrupt mask clear register 100h 0x01e2 3100 rxmbpenable receive multicast/broadcast/promiscuous channel enable register 104h 0x01e2 3104 rxunicastset receive unicast enable set register 108h 0x01e2 3108 rxunicastclear receive unicast clear register 10ch 0x01e2 310c rxmaxlen receive maximum length register 110h 0x01e2 3110 rxbufferoffset receive buffer offset register 114h 0x01e2 3114 rxfilterlowthresh receive filter low priority frame threshold register 120h 0x01e2 3120 rx0flowthresh receive channel 0 flow control threshold register 124h 0x01e2 3124 rx1flowthresh receive channel 1 flow control threshold register 128h 0x01e2 3128 rx2flowthresh receive channel 2 flow control threshold register 12ch 0x01e2 312c rx3flowthresh receive channel 3 flow control threshold register 130h 0x01e2 3130 rx4flowthresh receive channel 4 flow control threshold register 134h 0x01e2 3134 rx5flowthresh receive channel 5 flow control threshold register 138h 0x01e2 3138 rx6flowthresh receive channel 6 flow control threshold register 13ch 0x01e2 313c rx7flowthresh receive channel 7 flow control threshold register peripheral information and electrical specifications 122 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-29. ethernet media access controller (emac) registers (continued) offset byte address register register description 140h 0x01e2 3140 rx0freebuffer receive channel 0 free buffer count register 144h 0x01e2 3144 rx1freebuffer receive channel 1 free buffer count register 148h 0x01e2 3148 rx2freebuffer receive channel 2 free buffer count register 14ch 0x01e2 314c rx3freebuffer receive channel 3 free buffer count register 150h 0x01e2 3150 rx4freebuffer receive channel 4 free buffer count register 154h 0x01e2 3154 rx5freebuffer receive channel 5 free buffer count register 158h 0x01e2 3158 rx6freebuffer receive channel 6 free buffer count register 15ch 0x01e2 315c rx7freebuffer receive channel 7 free buffer count register 160h 0x01e2 3160 maccontrol mac control register 164h 0x01e2 3164 macstatus mac status register 168h 0x01e2 3168 emcontrol emulation control register 16ch 0x01e2 316c fifocontrol fifo control register 170h 0x01e2 3170 macconfig mac configuration register 174h 0x01e2 3174 softreset soft reset register 1d0h 0x01e2 31d0 macsrcaddrlo mac source address low bytes register 1d4h 0x01e2 31d4 macsrcaddrhi mac source address high bytes register 1d8h 0x01e2 31d8 machash1 mac hash address register 1 1dch 0x01e2 31dc machash2 mac hash address register 2 1e0h 0x01e2 31e0 bofftest back off test register 1e4h 0x01e2 31e4 tpacetest transmit pacing algorithm test register 1e8h 0x01e2 31e8 rxpause receive pause timer register 1ech 0x01e2 31ec txpause transmit pause timer register 0x01e2 3200 - 0x01e2 (see table 6-30 ) emac statistics registers 32fc 500h 0x01e2 3500 macaddrlo mac address low bytes register, used in receive address matching 504h macaddrhi mac address high bytes register, used in receive address 0x01e2 3504 matching 508h 0x01e2 3508 macindex mac index register 600h 0x01e2 3600 tx0hdp transmit channel 0 dma head descriptor pointer register 604h 0x01e2 3604 tx1hdp transmit channel 1 dma head descriptor pointer register 608h 0x01e2 3608 tx2hdp transmit channel 2 dma head descriptor pointer register 60ch 0x01e2 360c tx3hdp transmit channel 3 dma head descriptor pointer register 610h 0x01e2 3610 tx4hdp transmit channel 4 dma head descriptor pointer register 614h 0x01e2 3614 tx5hdp transmit channel 5 dma head descriptor pointer register 618h 0x01e2 3618 tx6hdp transmit channel 6 dma head descriptor pointer register 61ch 0x01e2 361c tx7hdp transmit channel 7 dma head descriptor pointer register 620h 0x01e2 3620 rx0hdp receive channel 0 dma head descriptor pointer register 624h 0x01e2 3624 rx1hdp receive channel 1 dma head descriptor pointer register 628h 0x01e2 3628 rx2hdp receive channel 2 dma head descriptor pointer register 62ch 0x01e2 362c rx3hdp receive channel 3 dma head descriptor pointer register 630h 0x01e2 3630 rx4hdp receive channel 4 dma head descriptor pointer register 634h 0x01e2 3634 rx5hdp receive channel 5 dma head descriptor pointer register 638h 0x01e2 3638 rx6hdp receive channel 6 dma head descriptor pointer register 63ch 0x01e2 363c rx7hdp receive channel 7 dma head descriptor pointer register 640h 0x01e2 3640 tx0cp transmit channel 0 completion pointer register 644h 0x01e2 3644 tx1cp transmit channel 1 completion pointer register 648h 0x01e2 3648 tx2cp transmit channel 2 completion pointer register 64ch 0x01e2 364c tx3cp transmit channel 3 completion pointer register submit documentation feedback peripheral information and electrical specifications 123 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-29. ethernet media access controller (emac) registers (continued) offset byte address register register description 650h 0x01e2 3650 tx4cp transmit channel 4 completion pointer register 654h 0x01e2 3654 tx5cp transmit channel 5 completion pointer register 658h 0x01e2 3658 tx6cp transmit channel 6 completion pointer register 65ch 0x01e2 365c tx7cp transmit channel 7 completion pointer register 660h 0x01e2 3660 rx0cp receive channel 0 completion pointer register 664h 0x01e2 3664 rx1cp receive channel 1 completion pointer register 668h 0x01e2 3668 rx2cp receive channel 2 completion pointer register 66ch 0x01e2 366c rx3cp receive channel 3 completion pointer register 670h 0x01e2 3670 rx4cp receive channel 4 completion pointer register 674h 0x01e2 3674 rx5cp receive channel 5 completion pointer register 678h 0x01e2 3678 rx6cp receive channel 6 completion pointer register 67ch 0x01e2 367c rx7cp receive channel 7 completion pointer register table 6-30. emac statistics registers hex address range acronym register name 0x01e2 3200 rxgoodframes good receive frames register broadcast receive frames register 0x01e2 3204 rxbcastframes (total number of good broadcast frames received) multicast receive frames register 0x01e2 3208 rxmcastframes (total number of good multicast frames received) 0x01e2 320c rxpauseframes pause receive frames register receive crc errors register (total number of frames received with 0x01e2 3210 rxcrcerrors crc errors) receive alignment/code errors register 0x01e2 3214 rxaligncodeerrors (total number of frames received with alignment/code errors) receive oversized frames register 0x01e2 3218 rxoversized (total number of oversized frames received) receive jabber frames register 0x01e2 321c rxjabber (total number of jabber frames received) receive undersized frames register 0x01e2 3220 rxundersized (total number of undersized frames received) 0x01e2 3224 rxfragments receive frame fragments register 0x01e2 3228 rxfiltered filtered receive frames register 0x01e2 322c rxqosfiltered received qos filtered frames register receive octet frames register 0x01e2 3230 rxoctets (total number of received bytes in good frames) good transmit frames register 0x01e2 3234 txgoodframes (total number of good frames transmitted) 0x01e2 3238 txbcastframes broadcast transmit frames register 0x01e2 323c txmcastframes multicast transmit frames register 0x01e2 3240 txpauseframes pause transmit frames register 0x01e2 3244 txdeferred deferred transmit frames register 0x01e2 3248 txcollision transmit collision frames register 0x01e2 324c txsinglecoll transmit single collision frames register 0x01e2 3250 txmulticoll transmit multiple collision frames register 0x01e2 3254 txexcessivecoll transmit excessive collision frames register 0x01e2 3258 txlatecoll transmit late collision frames register 0x01e2 325c txunderrun transmit underrun error register 0x01e2 3260 txcarriersense transmit carrier sense errors register 0x01e2 3264 txoctets transmit octet frames register peripheral information and electrical specifications 124 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-30. emac statistics registers (continued) hex address range acronym register name 0x01e2 3268 frame64 transmit and receive 64 octet frames register 0x01e2 326c frame65t127 transmit and receive 65 to 127 octet frames register 0x01e2 3270 frame128t255 transmit and receive 128 to 255 octet frames register 0x01e2 3274 frame256t511 transmit and receive 256 to 511 octet frames register 0x01e2 3278 frame512t1023 transmit and receive 512 to 1023 octet frames register 0x01e2 327c frame1024tup transmit and receive 1024 to 1518 octet frames register 0x01e2 3280 netoctets network octet frames register 0x01e2 3284 rxsofoverruns receive fifo or dma start of frame overruns register 0x01e2 3288 rxmofoverruns receive fifo or dma middle of frame overruns register receive dma start of frame and middle of frame overruns 0x01e2 328c rxdmaoverruns register table 6-31. emac control module registers byte address acronym register description 0x01e2 2000 rev emac control module revision register 0x01e2 2004 softreset emac control module software reset register 0x01e2 200c intcontrol emac control module interrupt control register 0x01e2 2010 c0rxthreshen emac control module interrupt core 0 receive threshold interrupt enable register 0x01e2 2014 c0rxen emac control module interrupt core 0 receive interrupt enable register 0x01e2 2018 c0txen emac control module interrupt core 0 transmit interrupt enable register 0x01e2 201c c0miscen emac control module interrupt core 0 miscellaneous interrupt enable register 0x01e2 2020 c1rxthreshen emac control module interrupt core 1 receive threshold interrupt enable register 0x01e2 2024 c1rxen emac control module interrupt core 1 receive interrupt enable register 0x01e2 2028 c1txen emac control module interrupt core 1 transmit interrupt enable register 0x01e2 202c c1miscen emac control module interrupt core 1 miscellaneous interrupt enable register 0x01e2 2030 c2rxthreshen emac control module interrupt core 2 receive threshold interrupt enable register 0x01e2 2034 c2rxen emac control module interrupt core 2 receive interrupt enable register 0x01e2 2038 c2txen emac control module interrupt core 2 transmit interrupt enable register 0x01e2 203c c2miscen emac control module interrupt core 2 miscellaneous interrupt enable register 0x01e2 2040 c0rxthreshstat emac control module interrupt core 0 receive threshold interrupt status register 0x01e2 2044 c0rxstat emac control module interrupt core 0 receive interrupt status register 0x01e2 2048 c0txstat emac control module interrupt core 0 transmit interrupt status register 0x01e2 204c c0miscstat emac control module interrupt core 0 miscellaneous interrupt status register 0x01e2 2050 c1rxthreshstat emac control module interrupt core 1 receive threshold interrupt status register 0x01e2 2054 c1rxstat emac control module interrupt core 1 receive interrupt status register 0x01e2 2058 c1txstat emac control module interrupt core 1 transmit interrupt status register 0x01e2 205c c1miscstat emac control module interrupt core 1 miscellaneous interrupt status register 0x01e2 2060 c2rxthreshstat emac control module interrupt core 2 receive threshold interrupt status register 0x01e2 2064 c2rxstat emac control module interrupt core 2 receive interrupt status register 0x01e2 2068 c2txstat emac control module interrupt core 2 transmit interrupt status register submit documentation feedback peripheral information and electrical specifications 125 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-31. emac control module registers (continued) byte address acronym register description 0x01e2 206c c2miscstat emac control module interrupt core 2 miscellaneous interrupt status register 0x01e2 2070 c0rximax emac control module interrupt core 0 receive interrupts per millisecond register 0x01e2 2074 c0tximax emac control module interrupt core 0 transmit interrupts per millisecond register 0x01e2 2078 c1rximax emac control module interrupt core 1 receive interrupts per millisecond register 0x01e2 207c c1tximax emac control module interrupt core 1 transmit interrupts per millisecond register 0x01e2 2080 c2rximax emac control module interrupt core 2 receive interrupts per millisecond register 0x01e2 2084 c2tximax emac control module interrupt core 2 transmit interrupts per millisecond register table 6-32. emac control module ram hex address range acronym register name 0x01e2 0000 - 0x01e2 1fff emac local buffer descriptor memory table 6-33. rmii timing requirements no. parameter min typ max unit 1 tc(refclk) cycle time, ref_clk 20 ns 2 tw(refclkh) pulse width, ref_clk high 7 13 ns 3 tw(refclkl) pulse width, ref_clk low 7 13 ns 6 tsu(rxd-refclk) input setup time, rxd valid before ref_clk 4 ns high 7 th(refclk-rxd) input hold time, rxd valid after ref_clk high 2 ns 8 tsu(crsdv-refclk) input setup time, crsdv valid before 4 ns ref_clk high 9 th(refclk-crsdv) input hold time, crsdv valid after ref_clk 2 ns high 10 tsu(rxer-refclk) input setup time, rxer valid before ref_clk 4 ns high 11 th(refclkr-rxer) input hold time, rxer valid after ref_clk 2 ns high table 6-34. rmii timing requirements no. parameter min typ max unit 4 td(refclk-txd) output delay time, ref_clk high to txd valid 2.5 13 ns 5 td(refclk-txen) output delay time, ref_clk high to txen 2.5 13 ns valid peripheral information and electrical specifications 126 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-29. rmii timing diagram submit documentation feedback peripheral information and electrical specifications 127 product preview rmii_mhz_50_clk rmii_txen rmii_txd[1:0] rmii_rxd[1:0] rmii_crs_dv rmii_rxer 1 2 3 5 5 4 6 7 8 9 10 11
6.14 management data input/output (mdio) 6.14.1 mdio registers 6.14.2 management data input/output (mdio) electrical data/timing OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the management data input/output (mdio) module continuously polls all 32 mdio addresses in order to enumerate all phy devices in the system. the management data input/output (mdio) module implements the 802.3 serial management interface to interrogate and control ethernet phy(s) using a shared two-wire bus. host software uses the mdio module to configure the auto-negotiation parameters of each phy attached to the emac, retrieve the negotiation results, and configure required parameters in the emac module for correct operation. the module is designed to allow almost transparent operation of the mdio interface, with very little maintenance from the core processor. only one phy may be connected at any given time. for more detailed information on the mdio peripheral, see the OMAP-L137 applications processor dsp peripherals overview reference guide. ? literature number spruga6 . for a list of supported mdio registers see table 6-35 [mdio registers]. table 6-35. mdio register memory map hex address range acronym register name 0x01e2 4000 rev revision identification register 0x01e2 4004 control mdio control register 0x01e2 4008 alive mdio phy alive status register 0x01e2 400c link mdio phy link status register 0x01e2 4010 linkintraw mdio link status change interrupt (unmasked) register 0x01e2 4014 linkintmasked mdio link status change interrupt (masked) register 0x01e2 4018 ? reserved 0x01e2 4020 userintraw mdio user command complete interrupt (unmasked) register 0x01e2 4024 userintmasked mdio user command complete interrupt (masked) register 0x01e2 4028 userintmaskset mdio user command complete interrupt mask set register 0x01e2 402c userintmaskclear mdio user command complete interrupt mask clear register 0x01e2 4030 - 0x01e2 407c ? reserved 0x01e2 4080 useraccess0 mdio user access register 0 0x01e2 4084 userphysel0 mdio user phy select register 0 0x01e2 4088 useraccess1 mdio user access register 1 0x01e2 408c userphysel1 mdio user phy select register 1 0x01e2 4090 - 0x01e2 47ff ? reserved table 6-36. timing requirements for mdio input (see figure 6-30 and figure 6-31 ) no. unit min max 1 t c(mdclk) cycle time, mdclk 400 ns 2 t w(mdclk) pulse duration, mdclk high/low 180 ns 3 t t(mdclk) transition time, mdclk 5 ns 4 t su(mdio-mdclkh) setup time, mdio data input valid before mdclk high 10 ns 5 t h(mdclkh-mdio) hold time, mdio data input valid after mdclk high 10 ns peripheral information and electrical specifications 128 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-30. mdio input timing table 6-37. switching characteristics over recommended operating conditions for mdio output (see figure 6-31 ) no. unit min max 7 t d(mdclkl-mdio) delay time, mdclk low to mdio data output valid 0 100 ns figure 6-31. mdio output timing submit documentation feedback peripheral information and electrical specifications 129 product preview 1 4 5 mdclk mdio (input) 3 3 1 7 mdclk mdio (output)
6.15 multichannel audio serial ports (mcasp0, mcasp1, and mcasp2) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the mcasp serial port is specifically designed for multichannel audio applications. its key features are: flexible clock and frame sync generation logic and on-chip dividers up to sixteen transmit or receive data pins and serializers large number of serial data format options, including: ? tdm frames with 2 to 32 time slots per frame (periodic) or 1 slot per frame (burst) ? time slots of 8,12,16, 20, 24, 28, and 32 bits ? first bit delay 0, 1, or 2 clocks ? msb or lsb first bit order ? left- or right-aligned data words within time slots dit mode (optional) with 384-bit channel status and 384-bit user data registers extensive error checking and mute generation logic all unused pins gpio-capable additionally, while the omap-l13x mcasp modules are backward compatible with the mcasp on previous devices; the omap-l13x mcasp includes the following new features: transmit & receive fifo buffers for each mcasp. allows the mcasp to operate at a higher sample rate by making it more tolerant to dma latency. dynamic adjustment of clock dividers ? clock divider value may be changed without resetting the mcasp ? a one-shot adjustment (+/-1 input clock) feature has been added to enable simple input/output sample rate matching the three mcasps on the OMAP-L137 are configured with the following options: table 6-38. OMAP-L137 mcasp configurations (1) module serializers afifo dit OMAP-L137 pins 64 word rx axr0[15:0], ahclkr0, aclkr0, afsr0, ahclkx0, aclkx0, mcasp0 16 n 64 word tx afsx0, amute0 64 word rx axr1[11:10], axr1[8:0], ahclkr1, aclkr1, afsr1, ahclkx1, mcasp1 12 n 64 word tx aclkx1, afsx1, amute1 16 word rx axr2[3:0], ahclkr2, aclkr2, afsr2, ahclkx2, aclkx2, mcasp2 4 y 16 word tx afsx2, amute2 (1) pins available are the maximum number of pins that may be configured for a particular mcasp; not including pin multiplexing. peripheral information and electrical specifications 130 submit documentation feedback product preview
6.15.1 mcasp peripheral registers description(s) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-32. mcasp block diagram registers for the mcasp are summarized in table 6-39 . the registers are accessed through the peripheral configuration port. the receive buffer registers (rbuf) and transmit buffer registers (xbuf) can also be accessed through the dma port, as listed in table 6-40 registers for the mcasp audio fifo (afifo) are summarized in table 6-41 . note that the afifo write fifo (wfifo) and read fifo (rfifo) have independent control and status registers. the afifo control registers are accessed through the peripheral configuration port. table 6-39. mcasp registers accessed through peripheral configuration port offset mcasp0 mcasp1 mcasp2 acronym register description byte byte byte address address address 0h 0x01d0 0000 0x01d0 4000 0x01d0 8000 rev revision identification register 10h 0x01d0 0010 0x01d0 4010 0x01d0 8010 pfunc pin function register 14h 0x01d0 0014 0x01d0 4014 0x01d0 8014 pdir pin direction register 18h 0x01d0 0018 0x01d0 4018 0x01d0 8018 pdout pin data output register 1ch 0x01d0 001c 0x01d0 401c 0x01d0 801c pdin read returns: pin data input register 1ch 0x01d0 001c 0x01d0 401c 0x01d0 801c pdset writes affect: pin data set register (alternate write address: pdout) 20h 0x01d0 0020 0x01d0 4020 0x01d0 8020 pdclr pin data clear register (alternate write address: pdout) 44h 0x01d0 0044 0x01d0 4044 0x01d0 8044 gblctl global control register 48h 0x01d0 0048 0x01d0 4048 0x01d0 8048 amute audio mute control register 4ch 0x01d0 004c 0x01d0 404c 0x01d0 804c dlbctl digital loopback control register 50h 0x01d0 0050 0x01d0 4050 0x01d0 8050 ditctl dit mode control register 60h 0x01d0 0060 0x01d0 4060 0x01d0 8060 rgblctl receiver global control register: alias of gblctl, only receive bits are affected - allows receiver to be reset independently from transmitter 64h 0x01d0 0064 0x01d0 4064 0x01d0 8064 rmask receive format unit bit mask register 68h 0x01d0 0068 0x01d0 4068 0x01d0 8068 rfmt receive bit stream format register 6ch 0x01d0 006c 0x01d0 406c 0x01d0 806c afsrctl receive frame sync control register 70h 0x01d0 0070 0x01d0 4070 0x01d0 8070 aclkrctl receive clock control register 74h 0x01d0 0074 0x01d0 4074 0x01d0 8074 ahclkrctl receive high-frequency clock control register submit documentation feedback peripheral information and electrical specifications 131 product preview receive logic clock/frame generator state machine clock check and serializer 0serializer 1 serializer y gio control dit ram 384 c384 u optional transmit formatter receive formatter t ransmit logic clock/frame generator state machine mcaspx (x = 0, 1, 2) peripheral configuration bus mcasp dma bus (dedicated) ahclkrxaclkrx afsrx amuteinx amutex afsxx aclkxx ahclkxx axrx[0] axrx[1] axrx[y] pins function receive master clockreceive bit clock receive left/right clock or frame sync t ransmit master clock t ransmit bit clock t ransmit left/right clock or frame sync t ransmit/receive serial data pin t ransmit/receive serial data pin t ransmit/receive serial data pin error detection the mcasps do not have dedicated amuteinx pins.
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-39. mcasp registers accessed through peripheral configuration port (continued) offset mcasp0 mcasp1 mcasp2 acronym register description byte byte byte address address address 78h 0x01d0 0078 0x01d0 4078 0x01d0 8078 rtdm receive tdm time slot 0-31 register 7ch 0x01d0 007c 0x01d0 407c 0x01d0 807c rintctl receiver interrupt control register 80h 0x01d0 0080 0x01d0 4080 0x01d0 8080 rstat receiver status register 84h 0x01d0 0084 0x01d0 4084 0x01d0 8084 rslot current receive tdm time slot register 88h 0x01d0 0088 0x01d0 4088 0x01d0 8088 rclkchk receive clock check control register 8ch 0x01d0 008c 0x01d0 408c 0x01d0 808c revtctl receiver dma event control register ach 0x01d0 00a0 0x01d0 40a0 0x01d0 80a0 xgblctl transmitter global control register. alias of gblctl, only transmit bits are affected - allows transmitter to be reset independently from receiver a4h 0x01d0 00a4 0x01d0 40a4 0x01d0 80a4 xmask transmit format unit bit mask register a8h 0x01d0 00a8 0x01d0 40a8 0x01d0 80a8 xfmt transmit bit stream format register ach 0x01d0 00ac 0x01d0 40ac 0x01d0 80ac afsxctl transmit frame sync control register b0h 0x01d0 00b0 0x01d0 40b0 0x01d0 80b0 aclkxctl transmit clock control register b4h 0x01d0 00b4 0x01d0 40b4 0x01d0 80b4 ahclkxctl transmit high-frequency clock control register b8h 0x01d0 00b8 0x01d0 40b8 0x01d0 80b8 xtdm transmit tdm time slot 0-31 register bch 0x01d0 00bc 0x01d0 40bc 0x01d0 80bc xintctl transmitter interrupt control register c0h 0x01d0 00c0 0x01d0 40c0 0x01d0 80c0 xstat transmitter status register c4h 0x01d0 00c4 0x01d0 40c4 0x01d0 80c4 xslot current transmit tdm time slot register c8h 0x01d0 00c8 0x01d0 40c8 0x01d0 80c8 xclkchk transmit clock check control register cch 0x01d0 00cc 0x01d0 40cc 0x01d0 80cc xevtctl transmitter dma event control register 100h 0x01d0 0100 0x01d0 4100 0x01d0 8100 ditcsra0 left (even tdm time slot) channel status register (dit mode) 0 104h 0x01d0 0104 0x01d0 4104 0x01d0 8104 ditcsra1 left (even tdm time slot) channel status register (dit mode) 1 108h 0x01d0 0108 0x01d0 4108 0x01d0 8108 ditcsra2 left (even tdm time slot) channel status register (dit mode) 2 10ch 0x01d0 010c 0x01d0 410c 0x01d0 810c ditcsra3 left (even tdm time slot) channel status register (dit mode) 3 110h 0x01d0 0110 0x01d0 4110 0x01d0 8110 ditcsra4 left (even tdm time slot) channel status register (dit mode) 4 114h 0x01d0 0114 0x01d0 4114 0x01d0 8114 ditcsra5 left (even tdm time slot) channel status register (dit mode) 5 118h 0x01d0 0118 0x01d0 4118 0x01d0 8118 ditcsrb0 right (odd tdm time slot) channel status register (dit mode) 0 11ch 0x01d0 011c 0x01d0 411c 0x01d0 811c ditcsrb1 right (odd tdm time slot) channel status register (dit mode) 1 120h 0x01d0 0120 0x01d0 4120 0x01d0 8120 ditcsrb2 right (odd tdm time slot) channel status register (dit mode) 2 124h 0x01d0 0124 0x01d0 4124 0x01d0 8124 ditcsrb3 right (odd tdm time slot) channel status register (dit mode) 3 128h 0x01d0 0128 0x01d0 4128 0x01d0 8128 ditcsrb4 right (odd tdm time slot) channel status register (dit mode) 4 12ch 0x01d0 012c 0x01d0 412c 0x01d0 812c ditcsrb5 right (odd tdm time slot) channel status register (dit mode) 5 130h 0x01d0 0130 0x01d0 4130 0x01d0 8130 ditudra0 left (even tdm time slot) channel user data register (dit mode) 0 134h 0x01d0 0134 0x01d0 4134 0x01d0 8134 ditudra1 left (even tdm time slot) channel user data register (dit mode) 1 138h 0x01d0 0138 0x01d0 4138 0x01d0 8138 ditudra2 left (even tdm time slot) channel user data register (dit mode) 2 peripheral information and electrical specifications 132 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-39. mcasp registers accessed through peripheral configuration port (continued) offset mcasp0 mcasp1 mcasp2 acronym register description byte byte byte address address address 13ch 0x01d0 013c 0x01d0 413c 0x01d0 813c ditudra3 left (even tdm time slot) channel user data register (dit mode) 3 140h 0x01d0 0140 0x01d0 4140 0x01d0 8140 ditudra4 left (even tdm time slot) channel user data register (dit mode) 4 144h 0x01d0 0144 0x01d0 4144 0x01d0 8144 ditudra5 left (even tdm time slot) channel user data register (dit mode) 5 148h 0x01d0 0148 0x01d0 4148 0x01d0 8148 ditudrb0 right (odd tdm time slot) channel user data register (dit mode) 0 14ch 0x01d0 014c 0x01d0 414c 0x01d0 814c ditudrb1 right (odd tdm time slot) channel user data register (dit mode) 1 150h 0x01d0 0150 0x01d0 4150 0x01d0 8150 ditudrb2 right (odd tdm time slot) channel user data register (dit mode) 2 154h 0x01d0 0154 0x01d0 4154 0x01d0 8154 ditudrb3 right (odd tdm time slot) channel user data register (dit mode) 3 158h 0x01d0 0158 0x01d0 4158 0x01d0 8158 ditudrb4 right (odd tdm time slot) channel user data register (dit mode) 4 15ch 0x01d0 015c 0x01d0 415c 0x01d0 815c ditudrb5 right (odd tdm time slot) channel user data register (dit mode) 5 180h 0x01d0 0180 0x01d0 4180 0x01d0 8180 srctl0 serializer control register 0 184h 0x01d0 0184 0x01d0 4184 0x01d0 8184 srctl1 serializer control register 1 188h 0x01d0 0188 0x01d0 4188 0x01d0 8188 srctl2 serializer control register 2 18ch 0x01d0 018c 0x01d0 418c 0x01d0 818c srctl3 serializer control register 3 190h 0x01d0 0190 0x01d0 4190 0x01d0 8190 srctl4 serializer control register 4 194h 0x01d0 0194 0x01d0 4194 0x01d0 8194 srctl5 serializer control register 5 198h 0x01d0 0198 0x01d0 4198 0x01d0 8198 srctl6 serializer control register 6 19ch 0x01d0 019c 0x01d0 419c 0x01d0 819c srctl7 serializer control register 7 1a0h 0x01d0 01a0 0x01d0 41a0 0x01d0 81a0 srctl8 serializer control register 8 1a4h 0x01d0 01a4 0x01d0 41a4 0x01d0 81a4 srctl9 serializer control register 9 1a8h 0x01d0 01a8 0x01d0 41a8 0x01d0 81a8 srctl10 serializer control register 10 1ach 0x01d0 01ac 0x01d0 41ac 0x01d0 81ac srctl11 serializer control register 11 1b0h 0x01d0 01b0 0x01d0 41b0 0x01d0 81b0 srctl12 serializer control register 12 1b4h 0x01d0 01b4 0x01d0 41b4 0x01d0 81b4 srctl13 serializer control register 13 1b8h 0x01d0 01b8 0x01d0 41b8 0x01d0 81b8 srctl14 serializer control register 14 1bch 0x01d0 01bc 0x01d0 41bc 0x01d0 81bc srctl15 serializer control register 15 200h 0x01d0 0200 0x01d0 4200 0x01d0 8200 xbuf0 (1) transmit buffer register for serializer 0 204h 0x01d0 0204 0x01d0 4204 0x01d0 8204 xbuf1 (1) transmit buffer register for serializer 1 208h 0x01d0 0208 0x01d0 4208 0x01d0 8208 xbuf2 (1) transmit buffer register for serializer 2 20ch 0x01d0 020c 0x01d0 420c 0x01d0 820c xbuf3 (1) transmit buffer register for serializer 3 210h 0x01d0 0210 0x01d0 4210 0x01d0 8210 xbuf4 (1) transmit buffer register for serializer 4 214h 0x01d0 0214 0x01d0 4214 0x01d0 8214 xbuf5 (1) transmit buffer register for serializer 5 218h 0x01d0 0218 0x01d0 4218 0x01d0 8218 xbuf6 (1) transmit buffer register for serializer 6 21ch 0x01d0 021c 0x01d0 421c 0x01d0 821c xbuf7 (1) transmit buffer register for serializer 7 220h 0x01d0 0220 0x01d0 4220 0x01d0 8220 xbuf8 (1) transmit buffer register for serializer 8 224h 0x01d0 0224 0x01d0 4224 0x01d0 8224 xbuf9 (1) transmit buffer register for serializer 9 228h 0x01d0 0228 0x01d0 4228 0x01d0 8228 xbuf10 (1) transmit buffer register for serializer 10 22ch 0x01d0 022c 0x01d0 422c 0x01d0 822c xbuf11 (1) transmit buffer register for serializer 11 230h 0x01d0 0230 0x01d0 4230 0x01d0 8230 xbuf12 (1) transmit buffer register for serializer 12 234h 0x01d0 0234 0x01d0 4234 0x01d0 8234 xbuf13 (1) transmit buffer register for serializer 13 (1) writes to xrbuf originate from peripheral configuration port only when xbusel = 1 in xfmt. submit documentation feedback peripheral information and electrical specifications 133 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-39. mcasp registers accessed through peripheral configuration port (continued) offset mcasp0 mcasp1 mcasp2 acronym register description byte byte byte address address address 238h 0x01d0 0238 0x01d0 4238 0x01d0 8238 xbuf14 (1) transmit buffer register for serializer 14 23ch 0x01d0 023c 0x01d0 423c 0x01d0 823c xbuf15 (1) transmit buffer register for serializer 15 280h 0x01d0 0280 0x01d0 4280 0x01d0 8280 rbuf0 (2) receive buffer register for serializer 0 284h 0x01d0 0284 0x01d0 4284 0x01d0 8284 rbuf1 (2) receive buffer register for serializer 1 288h 0x01d0 0288 0x01d0 4288 0x01d0 8288 rbuf2 (2) receive buffer register for serializer 2 28ch 0x01d0 028c 0x01d0 428c 0x01d0 828c rbuf3 (2) receive buffer register for serializer 3 290h 0x01d0 0290 0x01d0 4290 0x01d0 8290 rbuf4 (2) receive buffer register for serializer 4 294h 0x01d0 0294 0x01d0 4294 0x01d0 8294 rbuf5 (2) receive buffer register for serializer 5 298h 0x01d0 0298 0x01d0 4298 0x01d0 8298 rbuf6 (2) receive buffer register for serializer 6 29ch 0x01d0 029c 0x01d0 429c 0x01d0 829c rbuf7 (2) receive buffer register for serializer 7 2a0h 0x01d0 02a0 0x01d0 42a0 0x01d0 82a0 rbuf8 (2) receive buffer register for serializer 8 2a4h 0x01d0 02a4 0x01d0 42a4 0x01d0 82a4 rbuf9 (2) receive buffer register for serializer 9 2a8h 0x01d0 02a8 0x01d0 42a8 0x01d0 82a8 rbuf10 (2) receive buffer register for serializer 10 2ach 0x01d0 02ac 0x01d0 42ac 0x01d0 82ac rbuf11 (2) receive buffer register for serializer 11 2b0h 0x01d0 02b0 0x01d0 42b0 0x01d0 82b0 rbuf12 (2) receive buffer register for serializer 12 2b4h 0x01d0 02b4 0x01d0 42b4 0x01d0 82b4 rbuf13 (2) receive buffer register for serializer 13 2b8h 0x01d0 02b8 0x01d0 42b8 0x01d0 82bb rbuf14 (2) receive buffer register for serializer 14 2bch 0x01d0 02bc 0x01d0 42bc 0x01d0 82bc rbuf15 (2) receive buffer register for serializer 15 (2) reads from xrbuf originate on peripheral configuration port only when rbusel = 1 in rfmt. table 6-40. mcasp registers accessed through dma port hex address register name register description read accesses rbuf receive buffer dma port address. cycles through receive serializers, skipping over transmit serializers and inactive serializers. starts at the lowest serializer at the beginning of each time slot. reads from dma port only if xbusel = 0 in xfmt. write accesses xbuf transmit buffer dma port address. cycles through transmit serializers, skipping over receive and inactive serializers. starts at the lowest serializer at the beginning of each time slot. writes to dma port only if rbusel = 0 in rfmt. table 6-41. mcasp afifo registers accessed through peripheral configuration port mcasp0 mcasp0 mcasp0 acronym register description byte address byte address byte address 0x01d0 1000 0x01d0 5000 0x01d0 9000 afiforev afifo revision identification register 0x01d0 1010 0x01d0 5010 0x01d0 9010 wfifoctl write fifo control register 0x01d0 1014 0x01d0 5014 0x01d0 9014 wfifosts write fifo status register 0x01d0 1018 0x01d0 5018 0x01d0 9018 rfifoctl read fifo control register 0x01d0 101c 0x01d0 501c 0x01d0 901c rfifosts read fifo status register peripheral information and electrical specifications 134 submit documentation feedback product preview
6.15.2 mcasp electrical data/timing 6.15.2.1 multichannel audio serial port 0 (mcasp0) timing OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-42 and table 6-43 assume testing over recommended operating conditions (see figure 6-33 and figure 6-34 ). table 6-42. mcasp0 timing requirements (1) (2) no. min max unit cycle time, ahclkr0 external, ahclkr0 input 20 1 t c(ahclkrx) ns cycle time, ahclkx0 external, ahclkx0 input 20 pulse duration, ahclkr0 external, ahclkr0 input 10 2 t w(ahclkrx) ns pulse duration, ahclkx0 external, ahclkx0 input 10 cycle time, aclkr0 external, aclkr0 input greater of 2p or 20 3 t c(aclkrx) ns cycle time, aclkx0 external, aclkx0 input greater of 2p or 20 pulse duration, aclkr0 external, aclkr0 input 10 4 t w(aclkrx) ns pulse duration, aclkx0 external, aclkx0 input 10 setup time, afsr0 input to aclkr0 internal (3) 9.4 setup time, afsr0 input to aclkx0 internal (4) 9.4 setup time, afsx0 input to aclkx0 internal 9.4 setup time, afsr0 input to aclkr0 external input (3) 2.9 5 t su(afsrx-aclkrx) setup time, afsr0 input to aclkx0 external input (4) 2.9 ns setup time, afsx0 input to aclkx0 external input 2.9 setup time, afsr0 input to aclkr0 external output (3) 2.9 setup time, afsr0 input to aclkx0 external output (4) 2.9 setup time, afsx0 input to aclkx0 external output 2.9 hold time, afsr0 input after aclkr0 internal (3) -2.1 hold time, afsr0 input after aclkx0 internal (4) -2.1 hold time, afsx0 input after aclkx0 internal -2.1 hold time, afsr0 input after aclkr0 external input (3) 0.4 hold time, afsr0 input after aclkx0 external input (4) 0.4 6 t h(aclkrx-afsrx) ns hold time, afsx0 input after aclkx0 external input 0.4 hold time, afsr0 input after aclkr0 external 0.4 output (3) hold time, afsr0 input after aclkx0 external 0.4 output (4) hold time, afsx0 input after aclkx0 external output 0.4 setup time, axr0[n] input to aclkr0 internal (3) 9.4 setup time, axr0[n] input to aclkx0 internal (4) 9.4 setup time, axr0[n] input to aclkr0 external input (3) 2.9 setup time, axr0[n] input to aclkx0 external input (4) 2.9 7 t su(axr-aclkrx) ns setup time, axr0[n] input to aclkr0 external 2.9 output (3) setup time, axr0[n] input to aclkx0 external 2.9 output (4) (1) aclkx0 internal ? mcasp0 aclkxctl.clkxm = 1, pdir.aclkx = 1 aclkx0 external input ? mcasp0 aclkxctl.clkxm = 0, pdir.aclkx = 0 aclkx0 external output ? mcasp0 aclkxctl.clkxm = 0, pdir.aclkx = 1 aclkr0 internal ? mcasp0 aclkrctl.clkrm = 1, pdir.aclkr =1 aclkr0 external input ? mcasp0 aclkrctl.clkrm = 0, pdir.aclkr = 0 aclkr0 external output ? mcasp0 aclkrctl.clkrm = 0, pdir.aclkr = 1 (2) p = sysclk2 period (3) mcasp0 aclkxctl.async=1: receiver is clocked by its own aclkr0 (4) mcasp0 aclkxctl.async=0: receiver is clocked by transmitter's aclkx0 submit documentation feedback peripheral information and electrical specifications 135 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-42. mcasp0 timing requirements (continued) no. min max unit hold time, axr0[n] input after aclkr0 internal (3) -2.1 hold time, axr0[n] input after aclkx0 internal (4) -2.1 hold time, axr0[n] input after aclkr0 external 0.4 input (3) hold time, axr0[n] input after aclkx0 external 8 t h(aclkrx-axr) ns 0.4 input (4) hold time, axr0[n] input after aclkr0 external 0.4 output (3) hold time, axr0[n] input after aclkx0 external 0.4 output (4) peripheral information and electrical specifications 136 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-43. mcasp0 switching characteristics (1) no. parameter min max unit cycle time, ahclkx0 internal, ahclkr0 output 20 cycle time, ahclkr0 external, ahclkr0 output 20 9 t c(ahclkrx) ns cycle time, ahclkx0 internal, ahclkx0 output 20 cycle time, ahclkx0 external, ahclkx0 output 20 pulse duration, ahclkr0 internal, ahclkr0 (ahr/2) ? 2.5 (2) output pulse duration, ahclkr0 external, ahclkr0 (ahr/2) ? 2.5 (2) output 10 t w(ahclkrx) ns pulse duration, ahclkx0 internal, ahclkx0 (ahx/2) ? 2.5 (3) output pulse duration, ahclkx0 external, ahclkx0 (ahx/2) ? 2.5 (3) output cycle time, aclkr0 internal, aclkr0 output greater of 2p or 20 ns (4) cycle time, aclkr0 external, aclkr0 output greater of 2p or 20 ns (4) 11 t c(aclkrx) ns cycle time, aclkx0 internal, aclkx0 output greater of 2p or 20 ns (4) cycle time, aclkx0 external, aclkx0 output greater of 2p or 20 ns (4) pulse duration, aclkr0 internal, aclkr0 output (ar/2) ? 2.5 (5) pulse duration, aclkr0 external, aclkr0 output (ar/2) ? 2.5 (5) 12 t w(aclkrx) ns pulse duration, aclkx0 internal, aclkx0 output (ax/2) ? 2.5 (6) pulse duration, aclkx0 external, aclkx0 output (ax/2) ? 2.5 (6) delay time, aclkr0 internal, afsr output (7) 0 5.8 delay time, aclkx0 internal, afsr output (8) 0 5.8 delay time, aclkx0 internal, afsx output 0 5.8 delay time, aclkr0 external input, afsr output (7) 3 11.6 delay time, aclkx0 external input, afsr output (8) 3 11.6 13 t d(aclkrx-afsrx) ns delay time, aclkx0 external input, afsx output 3 11.6 delay time, aclkr0 external output, afsr 3 11.6 output (7) delay time, aclkx0 external output, afsr 3 11.6 output (8) delay time, aclkx0 external output, afsx output 3 11.6 delay time, aclkx0 internal, axr0[n] output 0 5.8 delay time, aclkx0 external input, axr0[n] output 3 11.6 14 t d(aclkx-axrv) ns delay time, aclkx0 external output, axr0[n] 3 11.6 output disable time, aclkx0 internal, axr0[n] output 0 5.8 disable time, aclkx0 external input, axr0[n] 3 11.6 15 t dis(aclkx-axrhz) output ns disable time, aclkx0 external output, axr0[n] 3 11.6 output (1) mcasp0 aclkx0 internal ? aclkxctl.clkxm = 1, pdir.aclkx = 1 aclkx0 external input ? mcasp0 aclkxctl.clkxm = 0, pdir.aclkx = 0 aclkx0 external output ? mcasp0aclkxctl.clkxm = 0, pdir.aclkx = 1 aclkr0 internal ? mcasp0 aclkr0ctl.clkrm = 1, pdir.aclkr =1 aclkr0 external input ? mcasp0 aclkrctl.clkrm = 0, pdir.aclkr = 0 aclkr0 external output ? mcasp0 aclkrctl.clkrm = 0, pdir.aclkr = 1 (2) ahr - cycle time, ahclkr0. (3) ahx - cycle time, ahclkx0. (4) p = sysclk2 period (5) ar - aclkr0 period. (6) ax - aclkx0 period. (7) mcasp0 aclkxctl.async=1: receiver is clocked by its own aclkr0 (8) mcasp0 aclkxctl.async=0: receiver is clocked by transmitter's aclkx0 submit documentation feedback peripheral information and electrical specifications 137 product preview
6.15.2.2 multichannel audio serial port 1 (mcasp1) timing OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-44 and table 6-45 assume testing over recommended operating conditions (see figure 6-33 and figure 6-34 ). table 6-44. mcasp1 timing requirements (1) (2) no. min max unit cycle time, ahclkr1 external, ahclkr1 input 20 1 t c(ahclkrx) ns cycle time, ahclkx1 external, ahclkx1 input 20 pulse duration, ahclkr1 external, ahclkr1 input 10 2 t w(ahclkrx) ns pulse duration, ahclkx1 external, ahclkx1 input 10 cycle time, aclkr1 external, aclkr1 input greater of 2p or 20 3 t c(aclkrx) ns cycle time, aclkx1 external, aclkx1 input greater of 2p or 20 pulse duration, aclkr1 external, aclkr1 input 10 4 t w(aclkrx) ns pulse duration, aclkx1 external, aclkx1 input 10 setup time, afsr1 input to aclkr1 internal (3) 10.4 setup time, afsr1 input to aclkx1 internal (4) 10.4 setup time, afsx1 input to aclkx1 internal 10.4 setup time, afsr1 input to aclkr1 external input (3) 2.6 5 t su(afsrx-aclkrx) setup time, afsr1 input to aclkx1 external input (4) 2.6 ns setup time, afsx1 input to aclkx1 external input 2.6 setup time, afsr1 input to aclkr1 external output (3) 2.6 setup time, afsr1 input to aclkx1 external output (4) 2.6 setup time, afsx1 input to aclkx1 external output 2.6 hold time, afsr1 input after aclkr1 internal (3) -2.6 hold time, afsr1 input after aclkx1 internal (4) -2.6 hold time, afsx1 input after aclkx1 internal -2.6 hold time, afsr1 input after aclkr1 external input (3) 0.3 hold time, afsr1 input after aclkx1 external input (4) 0.3 6 t h(aclkrx-afsrx) ns hold time, afsx1 input after aclkx1 external input 0.3 hold time, afsr1 input after aclkr1 external 0.3 output (3) hold time, afsr1 input after aclkx1 external 0.3 output (4) hold time, afsx1 input after aclkx1 external output 0.3 setup time, axr1[n] input to aclkr1 internal (3) 10.4 setup time, axr1[n] input to aclkx1 internal (4) 10.4 setup time, axr1[n] input to aclkr1 external input (3) 2.6 setup time, axr1[n] input to aclkx1 external input (4) 2.6 7 t su(axr-aclkrx) ns setup time, axr1[n] input to aclkr1 external 2.6 output (3) setup time, axr1[n] input to aclkx1 external 2.6 output (4) (1) aclkx1 internal ? mcasp1 aclkxctl.clkxm = 1, pdir.aclkx = 1 aclkx1 external input ? mcasp1 aclkxctl.clkxm = 0, pdir.aclkx = 0 aclkx1 external output ? mcasp1 aclkxctl.clkxm = 0, pdir.aclkx = 1 aclkr1 internal ? mcasp1 aclkrctl.clkrm = 1, pdir.aclkr =1 aclkr1 external input ? mcasp1 aclkrctl.clkrm = 0, pdir.aclkr = 0 aclkr1 external output ? mcasp1 aclkrctl.clkrm = 0, pdir.aclkr = 1 (2) p = sysclk2 period (3) mcasp1 aclkxctl.async=1: receiver is clocked by its own aclkr1 (4) mcasp1 aclkxctl.async=0: receiver is clocked by transmitter's aclkx1 138 peripheral information and electrical specifications submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-44. mcasp1 timing requirements (continued) no. min max unit hold time, axr1[n] input after aclkr1 internal (3) -2.6 hold time, axr1[n] input after aclkx1 internal (4) -2.6 hold time, axr1[n] input after aclkr1 external 0.3 input (3) hold time, axr1[n] input after aclkx1 external 8 t h(aclkrx-axr) ns 0.3 input (4) hold time, axr1[n] input after aclkr1 external 0.3 output (3) hold time, axr1[n] input after aclkx1 external 0.3 output (4) submit documentation feedback peripheral information and electrical specifications 139 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-45. mcasp1 switching characteristics (1) no. parameter min max unit cycle time, ahclkx1 internal, ahclkr1 output 20 cycle time, ahclkr1 external, ahclkr1 output 20 9 t c(ahclkrx) ns cycle time, ahclkx1 internal, ahclkx1 output 20 cycle time, ahclkx1 external, ahclkx1 output 20 pulse duration, ahclkr1 internal, ahclkr1 (ahr/2) ? 2.5 (2) output pulse duration, ahclkr1 external, ahclkr1 (ahr/2) ? 2.5 (2) output 10 t w(ahclkrx) ns pulse duration, ahclkx1 internal, ahclkx1 (ahx/2) ? 2.5 (3) output pulse duration, ahclkx1 external, ahclkx1 (ahx/2) ? 2.5 (3) output cycle time, aclkr1 internal, aclkr1 output greater of 2p or 20 ns (4) cycle time, aclkr1 external, aclkr1 output greater of 2p or 20 ns (4) 11 t c(aclkrx) ns cycle time, aclkx1 internal, aclkx1 output greater of 2p or 20 ns (4) cycle time, aclkx1 external, aclkx1 output greater of 2p or 20 ns (4) pulse duration, aclkr1 internal, aclkr1 output (ar/2) ? 2.5 (5) pulse duration, aclkr1 external, aclkr1 output (ar/2) ? 2.5 (5) 12 t w(aclkrx) ns pulse duration, aclkx1 internal, aclkx1 output (ax/2) ? 2.5 (6) pulse duration, aclkx1 external, aclkx1 output (ax/2) ? 2.5 (6) delay time, aclkr1 internal, afsr output (7) 0.5 6.7 delay time, aclkx1 internal, afsr output (8) 0.5 6.7 delay time, aclkx1 internal, afsx output 0.5 6.7 delay time, aclkr1 external input, afsr output (7) 3.9 13.8 delay time, aclkx1 external input, afsr output (8) 3.9 13.8 13 t d(aclkrx-afsrx) ns delay time, aclkx1 external input, afsx output 3.9 13.8 delay time, aclkr1 external output, afsr 3.9 13.8 output (7) delay time, aclkx1 external output, afsr 3.9 13.8 output (8) delay time, aclkx1 external output, afsx output 3.9 13.8 delay time, aclkx1 internal, axr1[n] output 0.5 6.7 delay time, aclkx1 external input, axr1[n] output 3.9 13.8 14 t d(aclkx-axrv) ns delay time, aclkx1 external output, axr1[n] 3.9 13.8 output disable time, aclkx1 internal, axr1[n] output 0.5 6.7 disable time, aclkx1 external input, axr1[n] 3.9 13.8 15 t dis(aclkx-axrhz) output ns disable time, aclkx1 external output, axr1[n] 3.9 13.8 output (1) mcasp1 aclkx1 internal ? aclkxctl.clkxm = 1, pdir.aclkx = 1 mcasp1 aclkx1 external input ? aclkxctl.clkxm = 0, pdir.aclkx = 0 mcasp1 aclkx1 external output ? aclkxctl.clkxm = 0, pdir.aclkx = 1 mcasp1 aclkr1 internal ? aclkr1ctl.clkrm = 1, pdir.aclkr =1 mcasp1 aclkr1 external input ? aclkrctl.clkrm = 0, pdir.aclkr = 0 mcasp1 aclkr1 external output ? aclkrctl.clkrm = 0, pdir.aclkr = 1 (2) ahr - cycle time, ahclkr1. (3) ahx - cycle time, ahclkx1. (4) p = sysclk2 period (5) ar - aclkr1 period. (6) ax - aclkx1 period. (7) mcasp1 aclkxctl.async=1: receiver is clocked by its own aclkr1 (8) mcasp1 aclkxctl.async=0: receiver is clocked by transmitter's aclkx1 peripheral information and electrical specifications 140 submit documentation feedback product preview
6.15.2.3 multichannel audio serial port 2 (mcasp2) timing OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-46 and table 6-47 assume testing over recommended operating conditions (see figure 6-33 and figure 6-34 ). table 6-46. mcasp2 timing requirements (1) (2) no. min max unit cycle time, ahclkr2 external, ahclkr2 input 13 1 t c(ahclkrx) ns cycle time, ahclkx2 external, ahclkx2 input 13 pulse duration, ahclkr2 external, ahclkr2 input 6.5 2 t w(ahclkrx) ns pulse duration, ahclkx2 external, ahclkx2 input 6.5 cycle time, aclkr2 external, aclkr2 input greater of 2p or 13 3 t c(aclkrx) ns cycle time, aclkx2 external, aclkx2 input greater of 2p or 13 pulse duration, aclkr2 external, aclkr2 input 6.5 4 t w(aclkrx) ns pulse duration, aclkx2 external, aclkx2 input 6.5 setup time, afsr2 input to aclkr2 internal (3) 10 setup time, afsr2 input to aclkx2 internal (4) 10 setup time, afsx2 input to aclkx2 internal 10 setup time, afsr2 input to aclkr2 external input (3) 1.6 5 t su(afsrx-aclkrx) setup time, afsr2 input to aclkx2 external input (4) 1.6 ns setup time, afsx2 input to aclkx2 external input 1.6 setup time, afsr2 input to aclkr2 external output (3) 1.6 setup time, afsr2 input to aclkx2 external output (4) 1.6 setup time, afsx2 input to aclkx2 external output 1.6 hold time, afsr2 input after aclkr2 internal (3) -2.2 hold time, afsr2 input after aclkx2 internal (4) -2.2 hold time, afsx2 input after aclkx2 internal -2.2 hold time, afsr2 input after aclkr2 external input (3) 1.3 hold time, afsr2 input after aclkx2 external input (4) 1.3 6 t h(aclkrx-afsrx) ns hold time, afsx2 input after aclkx2 external input 1.3 hold time, afsr2 input after aclkr2 external 1.3 output (3) hold time, afsr2 input after aclkx2 external 1.3 output (4) hold time, afsx2 input after aclkx2 external output 1.3 setup time, axr2[n] input to aclkr2 internal (3) 10 setup time, axr2[n] input to aclkx2 internal (4) 10 setup time, axr2[n] input to aclkr2 external input (3) 1.6 setup time, axr2[n] input to aclkx2 external input (4) 1.6 7 t su(axr-aclkrx) ns setup time, axr2[n] input to aclkr2 external 1.6 output (3) setup time, axr2[n] input to aclkx2 external 1.6 output (4) (1) aclkx2 internal ? mcasp2 aclkxctl.clkxm = 1, pdir.aclkx = 1 aclkx2 external input ? mcasp2 aclkxctl.clkxm = 0, pdir.aclkx = 0 aclkx2 external output ? mcasp2 aclkxctl.clkxm = 0, pdir.aclkx = 1 aclkr2 internal ? mcasp2 aclkrctl.clkrm = 1, pdir.aclkr =1 aclkr2 external input ? mcasp2 aclkrctl.clkrm = 0, pdir.aclkr = 0 aclkr2 external output ? mcasp2 aclkrctl.clkrm = 0, pdir.aclkr = 1 (2) p = sysclk2 period (3) mcasp2 aclkxctl.async=1: receiver is clocked by its own aclkr2 (4) mcasp2 aclkxctl.async=0: receiver is clocked by transmitter's aclkx2 submit documentation feedback peripheral information and electrical specifications 141 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-46. mcasp2 timing requirements (continued) no. min max unit hold time, axr2[n] input after aclkr2 internal (3) -2.2 hold time, axr2[n] input after aclkx2 internal (4) -2.2 hold time, axr2[n] input after aclkr2 external 1.3 input (3) hold time, axr2[n] input after aclkx2 external 8 t h(aclkrx-axr) ns 1.3 input (4) hold time, axr2[n] input after aclkr2 external 1.3 output (3) hold time, axr2[n] input after aclkx2 external 1.3 output (4) peripheral information and electrical specifications 142 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-47. mcasp2 switching characteristics (1) no. parameter min max unit cycle time, ahclkx2 internal, ahclkr2 output 13 cycle time, ahclkr2 external, ahclkr2 output 13 9 t c(ahclkrx) ns cycle time, ahclkx2 internal, ahclkx2 output 13 cycle time, ahclkx2 external, ahclkx2 output 13 pulse duration, ahclkr2 internal, ahclkr2 (ahr/2) ? 2.5 (2) output pulse duration, ahclkr2 external, ahclkr2 (ahr/2) ? 2.5 (2) output 10 t w(ahclkrx) ns pulse duration, ahclkx2 internal, ahclkx2 (ahx/2) ? 2.5 (3) output pulse duration, ahclkx2 external, ahclkx2 (ahx/2) ? 2.5 (3) output cycle time, aclkr2 internal, aclkr2 output greater of 2p or 13 ns (4) cycle time, aclkr2 external, aclkr2 output greater of 2p or 13 ns (4) 11 t c(aclkrx) ns cycle time, aclkx2 internal, aclkx2 output greater of 2p or 13 ns (4) cycle time, aclkx2 external, aclkx2 output greater of 2p or 13 ns (4) pulse duration, aclkr2 internal, aclkr2 output (ar/2) ? 2.5 (5) pulse duration, aclkr2 external, aclkr2 output (ar/2) ? 2.5 (5) 12 t w(aclkrx) ns pulse duration, aclkx2 internal, aclkx2 output (ax/2) ? 2.5 (6) pulse duration, aclkx2 external, aclkx2 output (ax/2) ? 2.5 (6) delay time, aclkr2 internal, afsr output (7) -1.4 2.8 delay time, aclkx2 internal, afsr output (8) -1.4 2.8 delay time, aclkx2 internal, afsx output -1.4 2.8 delay time, aclkr2 external input, afsr output (7) 2.9 10 delay time, aclkx2 external input, afsr output (8) 2.9 10 13 t d(aclkrx-afsrx) ns delay time, aclkx2 external input, afsx output 2.9 10 delay time, aclkr2 external output, afsr 2.9 10 output (7) delay time, aclkx2 external output, afsr 2.9 10 output (8) delay time, aclkx2 external output, afsx output 2.9 10 delay time, aclkx2 internal, axr2[n] output -1.4 2.8 delay time, aclkx2 external input, axr2[n] output 2.9 10 14 t d(aclkx-axrv) ns delay time, aclkx2 external output, axr2[n] 2.9 10 output disable time, aclkx2 internal, axr2[n] output -1.4 2.8 disable time, aclkx2 external input, axr2[n] 2.9 10 15 t dis(aclkx-axrhz) output ns disable time, aclkx2 external output, axr2[n] 2.9 10 output (1) mcasp2 aclkx2 internal ? aclkxctl.clkxm = 1, pdir.aclkx = 1 mcasp2 aclkx2 external input ? aclkxctl.clkxm = 0, pdir.aclkx = 0 mcasp2 aclkx2 external output ? aclkxctl.clkxm = 0, pdir.aclkx = 1 mcasp2 aclkr2 internal ? aclkr2ctl.clkrm = 1, pdir.aclkr =1 mcasp2 aclkr2 external input ? aclkrctl.clkrm = 0, pdir.aclkr = 0 mcasp2 aclkr2 external output ? aclkrctl.clkrm = 0, pdir.aclkr = 1 (2) ahr - cycle time, ahclkr2. (3) ahx - cycle time, ahclkx2. (4) p = sysclk2 period (5) ar - aclkr2 period. (6) ax - aclkx2 period. (7) mcasp2 aclkxctl.async=1: receiver is clocked by its own aclkr2 (8) mcasp2 aclkxctl.async=0: receiver is clocked by transmitter's aclkx2 submit documentation feedback peripheral information and electrical specifications 143 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com a. for clkrp = clkxp = 0, the mcasp transmitter is configured for rising edge (to shift data out) and the mcasp receiver is configured for falling edge (to shift data in). b. for clkrp = clkxp = 1, the mcasp transmitter is configured for falling edge (to shift data out) and the mcasp receiver is configured for rising edge (to shift data in). figure 6-33. mcasp input timings 144 peripheral information and electrical specifications submit documentation feedback product preview 8 7 4 4 3 2 2 1 a0 a1 b0 b1 a30 a31 b30 b31 c0 c1 c2 c3 c31 ahclkr/x (falling edge polarity) ahclkr/x (rising edge polarity) afsr/x (bit width, 0 bit delay)afsr/x (bit width, 1 bit delay) afsr/x (bit width, 2 bit delay) afsr/x (slot width, 0 bit delay)afsr/x (slot width, 1 bit delay) afsr/x (slot width, 2 bit delay) axr[n] (data in/receive) 6 5 aclkr/x (clkrp = clkxp = 0) (a) aclkr/x (clkrp = clkxp = 1) (b)
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 a. for clkrp = clkxp = 1, the mcasp transmitter is configured for falling edge (to shift data out) and the mcasp receiver is configured for rising edge (to shift data in). b. for clkrp = clkxp = 0, the mcasp transmitter is configured for rising edge (to shift data out) and the mcasp receiver is configured for falling edge (to shift data in). figure 6-34. mcasp output timings submit documentation feedback peripheral information and electrical specifications 145 product preview 15 14 13 13 13 13 13 13 13 12 12 11 10 10 9 a0 a1 b0 b1 a30 a31 b30 b31 c0 c1 c2 c3 c31 ahclkr/x (falling edge polarity) ahclkr/x (rising edge polarity) afsr/x (bit width, 0 bit delay) afsr/x (bit width, 1 bit delay) afsr/x (bit width, 2 bit delay) afsr/x (slot width, 0 bit delay) afsr/x (slot width, 1 bit delay) afsr/x (slot width, 2 bit delay) axr[n] (data out/t ransmit) aclkr/x (clkrp = clkxp = 0) (b) aclkr/x (clkrp = clkxp = 1) (a)
6.16 serial peripheral interface ports (spi0, spi1) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-35 is a block diagram of the spi module, which is a simple shift register and buffer plus control logic. data is written to the shift register before transmission occurs and is read from the buffer at the end of transmission. the spi can operate either as a master, in which case, it initiates a transfer and drives the spix_clk pin, or as a slave. four clock phase and polarity options are supported as well as many data formatting options. figure 6-35. block diagram of spi module the spi supports 3-, 4-, and 5-pin operation with three basic pins (spix_clk, spix_simo, and spix_somi) and two optional pins ( spix_scs, spix_ena). the optional spix_scs (slave chip select) pin is most useful to enable in slave mode when there are other slave devices on the same spi port. the OMAP-L137 will only shift data and drive the spix_somi pin when spix_scs is held low. in slave mode, spix_ena is an optional output and can be driven in either a push-pull or open-drain manner. the spix_ena output provides the status of the internal transmit buffer (spidat0/1 registers). in four-pin mode with the enable option, spix_ena is asserted only when the transmit buffer is full, indicating that the slave is ready to begin another transfer. in five-pin mode, the spix_ena is additionally qualified by spix_scs being asserted. this allows a single handshake line to be shared by multiple slaves on the same spi bus. in master mode, the spix_ena pin is an optional input and the master can be configured to delay the start of the next transfer until the slave asserts spix_ena. the addition of this handshake signal simplifies spi communications and, on average, increases spi bus throughput since the master does not need to delay each transfer long enough to allow for the worst-case latency of the slave device. instead, each transfer can begin as soon as both the master and slave have actually serviced the previous spi transfer. 146 peripheral information and electrical specifications submit documentation feedback product preview peripheral configuration bus interrupt and dma requests 16-bit shift register 16-bit buffer gpio control (all pins) state machine clock control spix_simospix_somi spix_ena spix_scs spix_clk
6.16.1 spi peripheral registers description(s) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-36. illustration of spi master-to-spi slave connection table 6-48 is a list of the spi registers. table 6-48. spix configuration registers spi0 spi1 register name description byte address byte address 0x01c4 1000 0x01e1 2000 spigcr0 global control register 0 0x01c4 1004 0x01e1 2004 spigcr1 global control register 1 0x01c4 1008 0x01e1 2008 spiint0 interrupt register 0x01c4 100c 0x01e1 200c spilvl interrupt level register 0x01c4 1010 0x01e1 2010 spiflg flag register 0x01c4 1014 0x01e1 2014 spipc0 pin control register 0 (pin function) 0x01c4 1018 0x01e1 2018 spipc1 pin control register 1 (pin direction) 0x01c4 101c 0x01e1 201c spipc2 pin control register 2 (pin data in) 0x01c4 1020 0x01e1 2020 spipc3 pin control register 3 (pin data out) 0x01c4 1024 0x01e1 2024 spipc4 pin control register 4 (pin data set) 0x01c4 1028 0x01e1 2028 spipc5 pin control register 5 (pin data clear) 0x01c4 102c 0x01e1 202c reserved reserved - do not write to this register 0x01c4 1030 0x01e1 2030 reserved reserved - do not write to this register 0x01c4 1034 0x01e1 2034 reserved reserved - do not write to this register 0x01c4 1038 0x01e1 2038 spidat0 shift register 0 (without format select) 0x01c4 103c 0x01e1 203c spidat1 shift register 1 (with format select) 0x01c4 1040 0x01e1 2040 spibuf buffer register 0x01c4 1044 0x01e1 2044 spiemu emulation register submit documentation feedback peripheral information and electrical specifications 147 product preview optional ? slave chip select optional enable (ready) sla ve spi master spi spix_simo spix_simo spix_somi spix_somi spix_clk spix_clk spix_ena spix_ena spix_scs spix_scs
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-48. spix configuration registers (continued) spi0 spi1 register name description byte address byte address 0x01c4 1048 0x01e1 2048 spidelay delay register 0x01c4 104c 0x01e1 204c spidef default chip select register 0x01c4 1050 0x01e1 2050 spifmt0 format register 0 0x01c4 1054 0x01e1 2054 spifmt1 format register 1 0x01c4 1058 0x01e1 2058 spifmt2 format register 2 0x01c4 105c 0x01e1 205c spifmt3 format register 3 0x01c4 1060 0x01e1 2060 intvec0 interrupt vector for spi int0 0x01c4 1064 0x01e1 2064 intvec1 interrupt vector for spi int1 peripheral information and electrical specifications 148 submit documentation feedback product preview
6.16.2 spi electrical data/timing 6.16.2.1 serial peripheral interface (spi) timing OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-49 through table 6-64 assume testing over recommended operating conditions (see figure 6-37 through figure 6-40 ). table 6-49. general timing requirements for spi0 master modes (1) no. min max unit 1 t c(spc)m cycle time, spi0_clk, all master modes greater of 2p or 20 ns 256p ns 2 t w(spch)m pulse width high, spi0_clk, all master modes 0.5t c(spc)m - 1 ns 3 t w(spcl)m pulse width low, spi0_clk, all master modes 0.5t c(spc)m - 1 ns polarity = 0, phase = 0, 5 to spi0_clk rising polarity = 0, phase = 1, 0.5t c(spc)m - 5 delay, initial data bit valid to spi0_clk rising 4,5 t d(simo_spc)m on spi0_simo to initial ns polarity = 1, phase = 0, edge on spi0_clk (2) 5 to spi0_clk falling polarity = 1, phase = 1, 0.5t c(spc)m - 5 to spi0_clk falling polarity = 0, phase = 0, 5 from spi0_clk rising polarity = 0, phase = 1, 5 delay, subsequent bits from spi0_clk falling 5 t d(spc_simo)m valid on spi0_simo after ns polarity = 1, phase = 0, transmit edge of spi0_clk 5 from spi0_clk falling polarity = 1, phase = 1, 5 from spi0_clk rising polarity = 0, phase = 0, 0.5t c(spc)m -3 from spi0_clk falling polarity = 0, phase = 1, 0.5t c(spc)m -3 output hold time, from spi0_clk rising 6 t oh(spc_simo)m spi0_simo valid after ns polarity = 1, phase = 0, receive edge of spi0_clk 0.5t c(spc)m -3 from spi0_clk rising polarity = 1, phase = 1, 0.5t c(spc)m -3 from spi0_clk falling polarity = 0, phase = 0, 0 to spi0_clk falling polarity = 0, phase = 1, 0 input setup time, to spi0_clk rising 7 t su(somi_spc)m spi0_somi valid before ns polarity = 1, phase = 0, receive edge of spi0_clk 0 to spi0_clk rising polarity = 1, phase = 1, 0 to spi0_clk falling polarity = 0, phase = 0, 5 from spi0_clk falling polarity = 0, phase = 1, 5 input hold time, from spi0_clk rising 8 t ih(spc_somi)m spi0_somi valid after ns polarity = 1, phase = 0, receive edge of spi0_clk 5 from spi0_clk rising polarity = 1, phase = 1, 5 from spi0_clk falling (1) p = sysclk2 period (2) first bit may be msb or lsb depending upon spi configuration. mo(0) refers to first bit and mo(n) refers to last bit output on spi0_simo. mi(0) refers to the first bit input and mi(n) refers to the last bit input on spi0_somi. submit documentation feedback peripheral information and electrical specifications 149 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-50. general timing requirements for spi0 slave modes (1) no. min max unit greater of 2p or 9 t c(spc)s cycle time, spi0_clk, all slave modes 256p ns 20 ns 10 t w(spch)s pulse width high, spi0_clk, all slave modes 10 ns 11 t w(spcl)s pulse width low, spi0_clk, all slave modes 10 ns polarity = 0, phase = 0, 2p to spi0_clk rising polarity = 0, phase = 1, setup time, transmit data 2p to spi0_clk rising written to spi before initial 12 t su(somi_spc)s ns clock edge from polarity = 1, phase = 0, 2p master. (2) (3) to spi0_clk falling polarity = 1, phase = 1, 2p to spi0_clk falling polarity = 0, phase = 0, 9 from spi0_clk rising polarity = 0, phase = 1, 9 delay, subsequent bits from spi0_clk falling 13 t d(spc_somi)s valid on spi0_somi after ns polarity = 1, phase = 0, transmit edge of spi0_clk 9 from spi0_clk falling polarity = 1, phase = 1, 9 from spi0_clk rising polarity = 0, phase = 0, 0.5t c(spc)s -3 from spi0_clk falling polarity = 0, phase = 1, 0.5t c(spc)s -3 output hold time, from spi0_clk rising 14 t oh(spc_somi)s spi0_somi valid after ns polarity = 1, phase = 0, receive edge of spi0_clk 0.5t c(spc)s -3 from spi0_clk rising polarity = 1, phase = 1, 0.5t c(spc)s -3 from spi0_clk falling polarity = 0, phase = 0, 0 to spi0_clk falling polarity = 0, phase = 1, 0 input setup time, to spi0_clk rising 15 t su(simo_spc)s spi0_simo valid before ns polarity = 1, phase = 0, receive edge of spi0_clk 0 to spi0_clk rising polarity = 1, phase = 1, 0 to spi0_clk falling polarity = 0, phase = 0, 5 from spi0_clk falling polarity = 0, phase = 1, 5 input hold time, from spi0_clk rising 16 t ih(spc_simo)s spi0_simo valid after ns polarity = 1, phase = 0, receive edge of spi0_clk 5 from spi0_clk rising polarity = 1, phase = 1, 5 from spi0_clk falling (1) p = sysclk2 period (2) first bit may be msb or lsb depending upon spi configuration. so(0) refers to first bit and so(n) refers to last bit output on spi0_somi. si(0) refers to the first bit input and si(n) refers to the last bit input on spi0_simo. (3) measured from the termination of the write of new data to the spi module, in analyzing throughput requirements, additional internal bus cycles must be accounted for to allow data to be written to the spi module by the dsp cpu. 150 peripheral information and electrical specifications submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-51. additional (1) spi0 master timings, 4-pin enable option (2) (3) no. min max unit polarity = 0, phase = 0, 3p + 5 to spi0_clk rising polarity = 0, phase = 1, 0.5t c(spc)m + 3p + 5 delay from slave assertion of to spi0_clk rising 17 t d(ena_spc)m spi0_ena active to first ns polarity = 1, phase = 0, spi0_clk from master. (4) 3p + 5 to spi0_clk falling polarity = 1, phase = 1, 0.5t c(spc)m + 3p + 5 to spi0_clk falling polarity = 0, phase = 0, 0.5t c(spc)m from spi0_clk falling polarity = 0, phase = 1, max delay for slave to deassert 0 from spi0_clk falling spi0_ena after final spi0_clk 18 t d(spc_ena)m ns edge to ensure master does not polarity = 1, phase = 0, 0.5t c(spc)m begin the next transfer. (5) from spi0_clk rising polarity = 1, phase = 1, 0 from spi0_clk rising (1) these parameters are in addition to the general timings for spi master modes (table 6-49 ). (2) p = sysclk2 period (3) figure shows only polarity = 0, phase = 0 as an example. table gives parameters for all four master clocking modes. (4) in the case where the master spi is ready with new data before spi0_ena assertion. (5) in the case where the master spi is ready with new data before spi0_en a deassertion. table 6-52. additional (1) spi0 master timings, 4-pin chip select option (2) (3) no. min max unit polarity = 0, phase = 0, 2p -3 to spi0_clk rising polarity = 0, phase = 1, 0.5t c(spc)m + 2p -3 to spi0_clk rising delay from spi0_scs active to 19 t d(scs_spc)m ns first spi0_clk (4) (5) polarity = 1, phase = 0, 2p -3 to spi0_clk falling polarity = 1, phase = 1, 0.5t c(spc)m + 2p -3 to spi0_clk falling polarity = 0, phase = 0, 0.5t c(spc)m from spi0_clk falling polarity = 0, phase = 1, 0 delay from final spi0_clk edge from spi0_clk falling 20 t d(spc_scs)m to master deasserting spi0_scs ns polarity = 1, phase = 0, (6) (7) 0.5t c(spc)m from spi0_clk rising polarity = 1, phase = 1, 0 from spi0_clk rising (1) these parameters are in addition to the general timings for spi master modes (table 6-49 ). (2) p = sysclk2 period (3) figure shows only polarity = 0, phase = 0 as an example. table gives parameters for all four master clocking modes. (4) in the case where the master spi is ready with new data before spi0_scs assertion. (5) this delay can be increased under software control by the register bit field spidelay.c2tdelay[4:0]. (6) except for modes when spidat1.cshold is enabled and there is additional data to transmit. in this case, spi0_scs will remain asserted. (7) this delay can be increased under software control by the register bit field spidelay.t2cdelay[4:0]. submit documentation feedback peripheral information and electrical specifications 151 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-53. additional (1) spi0 master timings, 5-pin option (2) (3) no. min max unit polarity = 0, phase = 0, p + 5 from spi0_clk falling max delay for slave to polarity = 0, phase = 1, deassert spi0_ena after 0.5t c(spc)m + p + 5 from spi0_clk falling final spi0_clk edge to 18 t d(spc_ena)m ns ensure master does not polarity = 1, phase = 0, p + 5 begin the next from spi0_clk rising transfer. (4) polarity = 1, phase = 1, 0.5t c(spc)m + p + 5 from spi0_clk rising polarity = 0, phase = 0, 0.5t c(spc)m from spi0_clk falling polarity = 0, phase = 1, delay from final 0 from spi0_clk falling spi0_clk edge to 20 t d(spc_scs)m ns master deasserting polarity = 1, phase = 0, 0.5t c(spc)m spi0_scs (5) (6) from spi0_clk rising polarity = 1, phase = 1, 0 from spi0_clk rising max delay for slave spi to drive spi0_ena valid 21 t d(scsl_enal)m after master asserts spi0_scs to delay the c2tdelay + p ns master from beginning the next transfer, polarity = 0, phase = 0, 2p -3 to spi0_clk rising polarity = 0, phase = 1, 0.5t c(spc)m + 2p -3 delay from spi0_scs to spi0_clk rising 22 t d(scs_spc)m active to first ns polarity = 1, phase = 0, spi0_clk (7) (8) (9) 2p -3 to spi0_clk falling polarity = 1, phase = 1, 0.5t c(spc)m + 2p -3 to spi0_clk falling polarity = 0, phase = 0, 3p + 5 to spi0_clk rising polarity = 0, phase = 1, 0.5t c(spc)m + 3p + 5 delay from assertion of to spi0_clk rising 23 t d(ena_spc)m spi0_ena low to first ns polarity = 1, phase = 0, spi0_clk edge. (10) 3p + 5 to spi0_clk falling polarity = 1, phase = 1, 0.5t c(spc)m + 3p + 5 to spi0_clk falling (1) these parameters are in addition to the general timings for spi master modes (table 6-50 ). (2) p = sysclk2 period (3) figure shows only polarity = 0, phase = 0 as an example. table gives parameters for all four master clocking modes. (4) in the case where the master spi is ready with new data before spi0_ena deassertion. (5) except for modes when spidat1.cshold is enabled and there is additional data to transmit. in this case, spi0_scs will remain asserted. (6) this delay can be increased under software control by the register bit field spidelay.t2cdelay[4:0]. (7) if spi0_ena is asserted immediately such that the transmission is not delayed by spi0_ena. (8) in the case where the master spi is ready with new data before spi0_scs assertion. (9) this delay can be increased under software control by the register bit field spidelay.c2tdelay[4:0]. (10) if spi0_ena was initially deasserted high and spi0_clk is delayed. 152 peripheral information and electrical specifications submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-54. additional (1) spi0 slave timings, 4-pin enable option (2) (3) no. min max unit polarity = 0, phase = 0, 1.5 p -3 2.5 p + 9 from spi0_clk falling polarity = 0, phase = 1, ? 0.5t c(spc)m + 1.5 p -3 ? 0.5t c(spc)m + 2.5 p + 9 delay from final from spi0_clk falling 24 t d(spc_enah)s spi0_clk edge to slave ns polarity = 1, phase = 0, deasserting spi0_ena. 1.5 p -3 2.5 p + 9 from spi0_clk rising polarity = 1, phase = 1, ? 0.5t c(spc)m + 1.5 p -3 ? 0.5t c(spc)m + 2.5 p + 9 from spi0_clk rising (1) these parameters are in addition to the general timings for spi slave modes (table 6-50 ). (2) p = sysclk2 period (3) figure shows only polarity = 0, phase = 0 as an example. table gives parameters for all four slave clocking modes. table 6-55. additional (1) spi0 slave timings, 4-pin chip select option (2) (3) no. min max unit required delay from spi0_scs asserted at slave to first 25 t d(scsl_spc)s p ns spi0_clk edge at slave. polarity = 0, phase = 0, 0.5t c(spc)m + 0 from spi0_clk falling polarity = 0, phase = 1, 0 required delay from final from spi0_clk falling 26 t d(spc_scsh)s spi0_clk edge before ns polarity = 1, phase = 0, spi0_scs is deasserted. 0.5t c(spc)m + 0 from spi0_clk rising polarity = 1, phase = 1, 0 from spi0_clk rising delay from master asserting spi0_scs to slave driving 27 t ena(scsl_somi)s p + 9 ns spi0_somi valid delay from master deasserting spi0_scs to slave 3-stating 28 t dis(scsh_somi)s p + 9 ns spi0_somi (1) these parameters are in addition to the general timings for spi slave modes (table 6-50 ). (2) p = sysclk2 period (3) figure shows only polarity = 0, phase = 0 as an example. table gives parameters for all four slave clocking modes. submit documentation feedback peripheral information and electrical specifications 153 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-56. additional (1) spi0 slave timings, 5-pin option (2) (3) no. min max unit required delay from spi0_scs asserted at slave to first 25 t d(scsl_spc)s p ns spi0_clk edge at slave. polarity = 0, phase = 0, 0.5t c(spc)m + 0 from spi0_clk falling polarity = 0, phase = 1, 0 required delay from final from spi0_clk falling 26 t d(spc_scsh)s spi0_clk edge before ns polarity = 1, phase = 0, spi0_scs is deasserted. 0.5t c(spc)m + 0 from spi0_clk rising polarity = 1, phase = 1, 0 from spi0_clk rising delay from master asserting spi0_scs to slave driving 27 t ena(scsl_somi)s p + 9 ns spi0_somi valid delay from master deasserting spi0_scs to slave 3-stating 28 t dis(scsh_somi)s p + 9 ns spi0_somi delay from master deasserting spi0_scs to slave driving 29 t ena(scsl_ena)s 9 ns spi0_ena valid polarity = 0, phase = 0, 2.5 p + 9 from spi0_clk falling polarity = 0, phase = 1, delay from final clock receive 2.5 p + 9 from spi0_clk rising edge on spi0_clk to slave 30 t dis(spc_ena)s ns 3-stating or driving high polarity = 1, phase = 0, 2.5 p + 9 spi0_ena. (4) from spi0_clk rising polarity = 1, phase = 1, 2.5 p + 9 from spi0_clk falling (1) these parameters are in addition to the general timings for spi slave modes (table 6-50 ). (2) p = sysclk2 period (3) figure shows only polarity = 0, phase = 0 as an example. table gives parameters for all four slave clocking modes. (4) spi0_ena is driven low after the transmission completes if the spiint0.enable_highz bit is programmed to 0. otherwise it is tri-stated. if tri-stated, an external pullup resistor should be used to provide a valid level to the master. this option is useful when tying several spi slave devices to a single master. table 6-57. general timing requirements for spi1 master modes (1) no. min max unit 1 t c(spc)m cycle time, spi1_clk, all master modes greater of 2p or 20 ns 256p ns 2 t w(spch)m pulse width high, spi1_clk, all master modes 0.5t c(spc)m - 1 ns 3 t w(spcl)m pulse width low, spi1_clk, all master modes 0.5t c(spc)m - 1 ns polarity = 0, phase = 0, 5 to spi1_clk rising polarity = 0, phase = 1, 0.5t c(spc)m - 5 delay, initial data bit valid to spi1_clk rising 4,5 t d(simo_spc)m on spi1_simo to initial ns polarity = 1, phase = 0, edge on spi1_clk (2) 5 to spi1_clk falling polarity = 1, phase = 1, 0.5t c(spc)m - 5 to spi1_clk falling polarity = 0, phase = 0, 5 from spi1_clk rising polarity = 0, phase = 1, 5 delay, subsequent bits from spi1_clk falling 5 t d(spc_simo)m valid on spi1_simo after ns polarity = 1, phase = 0, transmit edge of spi1_clk 5 from spi1_clk falling polarity = 1, phase = 1, 5 from spi1_clk rising (1) p = sysclk2 period (2) first bit may be msb or lsb depending upon spi configuration. mo(0) refers to first bit and mo(n) refers to last bit output on spi1_simo. mi(0) refers to the first bit input and mi(n) refers to the last bit input on spi1_somi. peripheral information and electrical specifications 154 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-57. general timing requirements for spi1 master modes (continued) no. min max unit polarity = 0, phase = 0, 0.5t c(spc)m -3 from spi1_clk falling polarity = 0, phase = 1, 0.5t c(spc)m -3 output hold time, from spi1_clk rising 6 t oh(spc_simo)m spi1_simo valid after ns polarity = 1, phase = 0, receive edge of spi1_clk 0.5t c(spc)m -3 from spi1_clk rising polarity = 1, phase = 1, 0.5t c(spc)m -3 from spi1_clk falling polarity = 0, phase = 0, 0 to spi1_clk falling polarity = 0, phase = 1, 0 input setup time, to spi1_clk rising 7 t su(somi_spc)m spi1_somi valid before ns polarity = 1, phase = 0, receive edge of spi1_clk 0 to spi1_clk rising polarity = 1, phase = 1, 0 to spi1_clk falling polarity = 0, phase = 0, 5 from spi1_clk falling polarity = 0, phase = 1, 5 input hold time, from spi1_clk rising 8 t ih(spc_somi)m spi1_somi valid after ns polarity = 1, phase = 0, receive edge of spi1_clk 5 from spi1_clk rising polarity = 1, phase = 1, 5 from spi1_clk falling table 6-58. general timing requirements for spi1 slave modes (1) no. min max unit greater of 2p or 9 t c(spc)s cycle time, spi1_clk, all slave modes 256p ns 20 ns 10 t w(spch)s pulse width high, spi1_clk, all slave modes 10 ns 11 t w(spcl)s pulse width low, spi1_clk, all slave modes 10 ns polarity = 0, phase = 0, 2p to spi1_clk rising polarity = 0, phase = 1, setup time, transmit data 2p to spi1_clk rising written to spi before initial 12 t su(somi_spc)s ns clock edge from polarity = 1, phase = 0, 2p master. (2) (3) to spi1_clk falling polarity = 1, phase = 1, 2p to spi1_clk falling polarity = 0, phase = 0, 9.7 from spi1_clk rising polarity = 0, phase = 1, 9.7 delay, subsequent bits from spi1_clk falling 13 t d(spc_somi)s valid on spi1_somi after ns polarity = 1, phase = 0, transmit edge of spi1_clk 9.7 from spi1_clk falling polarity = 1, phase = 1, 9.7 from spi1_clk rising (1) p = sysclk2 period (2) first bit may be msb or lsb depending upon spi configuration. so(0) refers to first bit and so(n) refers to last bit output on spi1_somi. si(0) refers to the first bit input and si(n) refers to the last bit input on spi1_simo. (3) measured from the termination of the write of new data to the spi module, in analyzing throughput requirements, additional internal bus cycles must be accounted for to allow data to be written to the spi module by the dsp cpu. submit documentation feedback peripheral information and electrical specifications 155 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-58. general timing requirements for spi1 slave modes (continued) no. min max unit polarity = 0, phase = 0, 0.5t c(spc)s -3 from spi1_clk falling polarity = 0, phase = 1, 0.5t c(spc)s -3 output hold time, from spi1_clk rising 14 t oh(spc_somi)s spi1_somi valid after ns polarity = 1, phase = 0, receive edge of spi1_clk 0.5t c(spc)s -3 from spi1_clk rising polarity = 1, phase = 1, 0.5t c(spc)s -3 from spi1_clk falling polarity = 0, phase = 0, 0 to spi1_clk falling polarity = 0, phase = 1, 0 input setup time, to spi1_clk rising 15 t su(simo_spc)s spi1_simo valid before ns polarity = 1, phase = 0, receive edge of spi1_clk 0 to spi1_clk rising polarity = 1, phase = 1, 0 to spi1_clk falling polarity = 0, phase = 0, 5 from spi1_clk falling polarity = 0, phase = 1, 5 input hold time, from spi1_clk rising 16 t ih(spc_simo)s spi1_simo valid after ns polarity = 1, phase = 0, receive edge of spi1_clk 5 from spi1_clk rising polarity = 1, phase = 1, 5 from spi1_clk falling table 6-59. additional (1) spi1 master timings, 4-pin enable option (2) (3) no. min max unit polarity = 0, phase = 0, 3p + 5 to spi1_clk rising polarity = 0, phase = 1, 0.5t c(spc)m + 3p + 5 delay from slave assertion of to spi1_clk rising 17 t d(en a_spc)m spi1_ena active to first ns polarity = 1, phase = 0, spi1_clk from master. (4) 3p + 5 to spi1_clk falling polarity = 1, phase = 1, 0.5t c(spc)m + 3p + 5 to spi1_clk falling polarity = 0, phase = 0, 0.5t c(spc)m from spi1_clk falling polarity = 0, phase = 1, max delay for slave to deassert 0 from spi1_clk falling spi1_ena after final spi1_clk 18 t d(spc_ena)m ns edge to ensure master does not polarity = 1, phase = 0, 0.5t c(spc)m begin the next transfer. (5) from spi1_clk rising polarity = 1, phase = 1, 0 from spi1_clk rising (1) these parameters are in addition to the general timings for spi master modes (table 6-57 ). (2) p = sysclk2 period (3) figure shows only polarity = 0, phase = 0 as an example. table gives parameters for all four master clocking modes. (4) in the case where the master spi is ready with new data before spi1_ena assertion. (5) in the case where the master spi is ready with new data before spi1_ena deassertion. 156 peripheral information and electrical specifications submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-60. additional (1) spi1 master timings, 4-pin chip select option (2) (3) no. min max unit polarity = 0, phase = 0, 2p -3 to spi1_clk rising polarity = 0, phase = 1, 0.5t c(spc)m + 2p -3 to spi1_clk rising delay from spi1_scs active to 19 t d(scs_spc)m ns first spi1_clk (4) (5) polarity = 1, phase = 0, 2p -3 to spi1_clk falling polarity = 1, phase = 1, 0.5t c(spc)m + 2p -3 to spi1_clk falling polarity = 0, phase = 0, 0.5t c(spc)m from spi1_clk falling polarity = 0, phase = 1, 0 delay from final spi1_clk edge from spi1_clk falling 20 t d(spc_scs)m to master deasserting spi1_scs ns polarity = 1, phase = 0, (6) (7) 0.5t c(spc)m from spi1_clk rising polarity = 1, phase = 1, 0 from spi1_clk rising (1) these parameters are in addition to the general timings for spi master modes (table 6-57 ). (2) p = sysclk2 period (3) figure shows only polarity = 0, phase = 0 as an example. table gives parameters for all four master clocking modes. (4) in the case where the master spi is ready with new data before spi1_scs assertion. (5) this delay can be increased under software control by the register bit field spidelay.c2tdelay[4:0]. (6) except for modes when spidat1.cshold is enabled and there is additional data to transmit. in this case, spi1_scs will remain asserted. (7) this delay can be increased under software control by the register bit field spidelay.t2cdelay[4:0]. table 6-61. additional (1) spi1 master timings, 5-pin option (2) (3) no. min max unit polarity = 0, phase = 0, p + 5 from spi1_clk falling max delay for slave to polarity = 0, phase = 1, deassert spi1_ena after 0.5t c(spc)m + p + 5 from spi1_clk falling final spi1_clk edge to 18 t d(spc_ena)m ns ensure master does not polarity = 1, phase = 0, p + 5 begin the next from spi1_clk rising transfer. (4) polarity = 1, phase = 1, 0.5t c(spc)m + p + 5 from spi1_clk rising polarity = 0, phase = 0, 0.5t c(spc)m from spi1_clk falling polarity = 0, phase = 1, delay from final 0 from spi1_clk falling spi1_clk edge to 20 t d(spc_scs)m ns master deasserting polarity = 1, phase = 0, 0.5t c(spc)m spi1_scs (5) (6) from spi1_clk rising polarity = 1, phase = 1, 0 from spi1_clk rising max delay for slave spi to drive spi1_ena valid 21 t d(scsl_enal)m after master asserts spi1_scs to delay the c2tdelay + p ns master from beginning the next transfer, (1) these parameters are in addition to the general timings for spi master modes (table 6-58 ). (2) p = sysclk2 period (3) figure shows only polarity = 0, phase = 0 as an example. table gives parameters for all four master clocking modes. (4) in the case where the master spi is ready with new data before spi1_ena deassertion. (5) except for modes when spidat1.cshold is enabled and there is additional data to transmit. in this case, spi1_scs will remain asserted. (6) this delay can be increased under software control by the register bit field spidelay.t2cdelay[4:0]. submit documentation feedback peripheral information and electrical specifications 157 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-61. additional spi1 master timings, 5-pin option (continued) no. min max unit polarity = 0, phase = 0, 2p -3 to spi1_clk rising polarity = 0, phase = 1, 0.5t c(spc)m + 2p -3 delay from spi1_scs to spi1_clk rising 22 t d(scs_spc)m active to first ns polarity = 1, phase = 0, spi1_clk (7) (8) (9) 2p -3 to spi1_clk falling polarity = 1, phase = 1, 0.5t c(spc)m + 2p -3 to spi1_clk falling polarity = 0, phase = 0, 3p + 5 to spi1_clk rising polarity = 0, phase = 1, 0.5t c(spc)m + 3p + 5 delay from assertion of to spi1_clk rising 23 t d(ena_spc)m spi1_ena low to first ns polarity = 1, phase = 0, spi1_clk edge. (10) 3p + 5 to spi1_clk falling polarity = 1, phase = 1, 0.5t c(spc)m + 3p + 5 to spi1_clk falling (7) if spi1_ena is asserted immediately such that the transmission is not delayed by spi1_ena. (8) in the case where the master spi is ready with new data before spi1_scs assertion. (9) this delay can be increased under software control by the register bit field spidelay.c2tdelay[4:0]. (10) if spi1_ena was initially deasserted high and spi1_clk is delayed. table 6-62. additional (1) spi1 slave timings, 4-pin enable option (2) (3) no. min max unit polarity = 0, phase = 0, 1.5 p -3 2.5 p + 9.7 from spi1_clk falling polarity = 0, phase = 1, ? 0.5t c(spc)m + 1.5 p -3 ? 0.5t c(spc)m + 2.5 p + 9.7 delay from final from spi1_clk falling 24 t d(spc_enah)s spi1_clk edge to slave ns polarity = 1, phase = 0, deasserting spi1_ena. 1.5 p -3 2.5 p + 9.7 from spi1_clk rising polarity = 1, phase = 1, ? 0.5t c(spc)m + 1.5 p -3 ? 0.5t c(spc)m + 2.5 p + 9.7 from spi1_clk rising (1) these parameters are in addition to the general timings for spi slave modes (table 6-58 ). (2) p = sysclk2 period (3) figure shows only polarity = 0, phase = 0 as an example. table gives parameters for all four slave clocking modes. table 6-63. additional (1) spi1 slave timings, 4-pin chip select option (2) (3) no. min max unit required delay from spi1_scs asserted at slave to first 25 t d(scsl_spc)s p ns spi1_clk edge at slave. polarity = 0, phase = 0, 0.5t c(spc)m + 0 from spi1_clk falling polarity = 0, phase = 1, 0 required delay from final from spi1_clk falling 26 t d(spc_scsh)s spi1_clk edge before ns polarity = 1, phase = 0, spi1_scs is deasserted. 0.5t c(spc)m + 0 from spi1_clk rising polarity = 1, phase = 1, 0 from spi1_clk rising delay from master asserting spi1_scs to slave driving 27 t ena(scsl_somi)s p + 9.7 ns spi1_somi valid delay from master deasserting spi1_scs to slave 3-stating 28 t dis(scsh_somi)s p + 9.7 ns spi1_somi (1) these parameters are in addition to the general timings for spi slave modes (table 6-58 ). (2) p = sysclk2 period (3) figure shows only polarity = 0, phase = 0 as an example. table gives parameters for all four slave clocking modes. peripheral information and electrical specifications 158 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-64. additional (1) spi1 slave timings, 5-pin option (2) (3) no. min max unit required delay from spi1_scs asserted at slave to first 25 t d(scsl_spc)s p ns spi1_clk edge at slave. polarity = 0, phase = 0, 0.5t c(spc)m + 0 from spi1_clk falling polarity = 0, phase = 1, 0 required delay from final from spi1_clk falling 26 t d(spc_scsh)s spi1_clk edge before ns polarity = 1, phase = 0, spi1_scs is deasserted. 0.5t c(spc)m + 0 from spi1_clk rising polarity = 1, phase = 1, 0 from spi1_clk rising delay from master asserting spi1_scs to slave driving 27 t ena(scsl_somi)s p + 9.7 ns spi1_somi valid delay from master deasserting spi1_scs to slave 3-stating 28 t dis(scsh_somi)s p + 9.7 ns spi1_somi delay from master deasserting spi1_scs to slave driving 29 t ena(scsl_ena)s 9.7 ns spi1_ena valid polarity = 0, phase = 0, 2.5 p + 9.7 from spi1_clk falling polarity = 0, phase = 1, delay from final clock receive 2.5 p + 9.7 from spi1_clk rising edge on spi1_clk to slave 30 t dis(spc_ena)s ns 3-stating or driving high polarity = 1, phase = 0, 2.5 p + 9.7 spi1_ena. (4) from spi1_clk rising polarity = 1, phase = 1, 2.5 p + 9.7 from spi1_clk falling (1) these parameters are in addition to the general timings for spi slave modes (table 6-58 ). (2) p = sysclk2 period (3) figure shows only polarity = 0, phase = 0 as an example. table gives parameters for all four slave clocking modes. (4) spi1_ena is driven low after the transmission completes if the spiint0.enable_highz bit is programmed to 0. otherwise it is tri-stated. if tri-stated, an external pullup resistor should be used to provide a valid level to the master. this option is useful when tying several spi slave devices to a single master. submit documentation feedback peripheral information and electrical specifications 159 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-37. spi timings?master mode 160 peripheral information and electrical specifications submit documentation feedback product preview spix_clk spix_simospix_somi spix_clk spix_simospix_somi spix_clk spix_simospix_somi spix_clk spix_simospix_somi mo(0) mo(1) mo(n?1) mo(n) mi(0) mi(1) mi(n?1) mi(n) mo(0) mo(1) mo(n?1) mo(n) mi(0) mi(1) mi(n?1) mi(n) mo(0) mo(1) mo(n?1) mo(n) mi(0) mi(1) mi(n?1) mi(n) mo(0) mo(1) mo(n?1) mo(n) mi(0) mi(1) mi(n?1) mi(n) 6 6 7 7 7 7 8 8 8 8 3 2 6 1 4 4 4 4 5 5 5 6 master modepolarity = 0 phase = 0 master mode polarity = 0 phase = 1 master modepolarity = 1 phase = 0 master mode polarity = 1 phase = 1 5
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-38. spi timings?slave mode submit documentation feedback peripheral information and electrical specifications 161 product preview spix_clk spix_simo spix_somi spix_clk spix_simospix_somi spix_clk spix_simospix_somi spix_clk spix_simospix_somi si(0) si(1) si(n?1) si(n) so(0) so(1) so(n?1) so(n) si(0) si(1) si(n?1) si(n) so(0) so(1) so(n?1) so(n) si(0) si(1) si(n?1) si(n) so(0) so(1) so(n?1) so(n) si(0) si(1) si(n?1) si(n) so(0) so(1) so(n?1) so(n) 14 14 15 15 15 15 16 16 16 16 11 10 14 9 12 12 12 12 13 13 13 13 14 sla ve mode polarity = 0 phase = 0 sla ve mode polarity = 0 phase = 1sla ve mode polarity = 1 phase = 0 sla ve mode polarity = 1 phase = 1
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-39. spi timings?master mode (4-pin and 5-pin) 162 peripheral information and electrical specifications submit documentation feedback product preview master mode 4 pin with chip select spix_clk spix_simospix_somi spix_ena spix_clk spix_simospix_somi spix_scs spix_clk spix_simospix_somi spix_ena spix_scs mo(0) mo(1) mo(n?1) mo(n) mi(0) mi(1) mi(n?1) mi(n) mo(0) mo(1) mo(n?1) mo(n) mi(0) mi(1) mi(n?1) mi(n) mo(0) mo(1) mo(n?1) mo(n) mi(0) mi(1) mi(n?1) mi(n) 17 19 21 22 23 20 18 20 18 master mode 4 pin with enable master mode 5 pin a. deselected is programmable either high or 3?st a te (requires external pullup) desel (a) desel (a)
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-40. spi timings?slave mode (4-pin and 5-pin) submit documentation feedback peripheral information and electrical specifications 163 product preview 27 spix_clk spix_somispix_simo spix_ena spix_clk spix_somispix_simo spix_scs spix_clk spix_somispix_simo spix_ena spix_scs so(0) so(1) so(n?1) so(n) si(0) si(1) si(n?1) si(n) so(0) so(1) so(n?1) so(n) si(0) si(1) si(n?1) si(n) so(0) so(1) so(n?1) so(n) si(0) si(1) si(n?1) si(n) 24 26 28 26 30 28 25 25 27 29 sla ve mode 4 pin with enable sla ve mode 4 pin with chip select sla ve mode 5 pin desel (a) desel (a) a. deselected is programmable either high or 3?st a te (requires external pullup)
6.17 ecap peripheral registers description(s) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the OMAP-L137 device contains up to three enhanced capture (ecap) modules. figure 6-41 shows a functional block diagram of a module. see the OMAP-L137 applications processor dsp peripherals overview reference guide. ? literature number spruga6 for more details. uses for ecap include: speed measurements of rotating machinery (e.g. toothed sprockets sensed via hall sensors) elapsed time measurements between position sensor triggers period and duty cycle measurements of pulse train signals decoding current or voltage amplitude derived from cuty cycle encoded current/voltage sensors the ecap module described in this specification includes the following features: 32 bit time base 4 event time-stamp registers (each 32 bits) edge polarity selection for up to 4 sequenced time-stamp capture events interrupt on either of the 4 events single shot capture of up to 4 event time-stamps continuous mode capture of time-stamps in a 4 deep circular buffer absolute time-stamp capture difference mode time-stamp capture all the above resources are dedicated to a single input pin the ecap modules are clocked at the sysclk2 rate. the clock enable bits (ecap1/2/3/4enclk) in the pclkcr1 register are used to turn off the ecap modules individually (for low power operation). upon reset, ecap1enclk, ecap2enclk, ecap3enclk, and ecap4en clk are set to low, indicating that the peripheral clock is off. 164 peripheral information and electrical specifications submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-41. ecap functional block diagram table 6-65 is the list of the ecap registers. table 6-65. ecapx configuration registers ecap0 ecap1 ecap2 register name description byte address byte address byte address 0x01f0 6000 0x01f0 7000 0x01f0 8000 tsctr time-stamp counter 0x01f0 6004 0x01f0 7004 0x01f0 8004 ctrphs counter phase offset value register 0x01f0 6008 0x01f0 7008 0x01f0 8008 cap1 capture 1 register submit documentation feedback peripheral information and electrical specifications 165 product preview tsctr (counter?32 bit) rst cap1 (aprd active) ld cap2 (acmp active) ld cap3 (aprd shadow) ld cap4 (acmp shadow) ld continuous / oneshot capture control ld1ld2 ld3ld4 32 32 prd [0?31] cmp [0?31] ctr [0?31] ecapx interrupt trigger and flag control to pie ctr=cmp 32 32 32 32 32 acmp shadow event pre-scale ctrphs (phase register?32 bit) syncout syncin event qualifier polarity select polarity select polarity select polarity select ctr=prd ctr_ovf 4 pwm compare logic ctr [0?31] prd [0?31] cmp [0?31] ctr=cmp ctr=prd ctr_ovf ovf apwm mode delta?mode sync 4 capture events cevt[1:4] aprd shadow 32 32 mode select
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-65. ecapx configuration registers (continued) ecap0 ecap1 ecap2 register name description byte address byte address byte address 0x01f0 600c 0x01f0 700c 0x01f0 800c cap2 capture 2 register 0x01f0 6010 0x01f0 7010 0x01f0 8010 cap3 capture 3 register 0x01f0 6014 0x01f0 7014 0x01f0 8014 cap4 capture 4 register 0x01f0 6028 0x01f0 7028 0x01f0 8028 ecctl1 capture control register 1 0x01f0 602a 0x01f0 702a 0x01f0 802a ecctl2 capture control register 2 0x01f0 602c 0x01f0 702c 0x01f0 802c eceint capture interrupt enable register 0x01f0 602e 0x01f0 702e 0x01f0 802e ecflg capture interrupt flag register 0x01f0 6030 0x01f0 7030 0x01f0 8030 ecclr capture interrupt clear register 0x01f0 6032 0x01f0 7032 0x01f0 8032 ecfrc capture interrupt force register 0x01f0 605c 0x01f0 705c 0x01f0 805c revid revision id table 6-66 shows the ecap timing requirement and table 6-67 shows the ecap switching characteristics. table 6-66. enhanced capture (ecap) timing requirement test conditions min max unit t w(cap) capture input pulse width asynchronous 2t c(sco) cycles synchronous 2t c(sco) cycles with input qualifier 1t c(sco) + t w(iqsw) cycles table 6-67. ecap switching characteristics parameter test conditions min max unit t w(apwm) pulse duration, apwmx output high/low 20 ns peripheral information and electrical specifications 166 submit documentation feedback product preview
6.18 eqep peripheral registers description(s) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 the OMAP-L137 device contains up to two enhanced quadrature encoder (eqep) modules. see the OMAP-L137 applications processor dsp peripherals overview reference guide. ? literature number spruga6 . for more details. figure 6-42. eqep functional block diagram table 6-68 is the list of the eqep registers. table 6-69 shows the eqep timing requirement and table 6-70 shows the eqep switching characteristics. submit documentation feedback peripheral information and electrical specifications 167 product preview qwdtmr qwdprd 16 qwdog utime quprd qutmr 32 utout wdtout quadrature capture unit (qcap) qcprdlat qctmrlat 16 qflg qepsts qepctl registers used by multiple units qclk qdir qi qs phe pcsout quadrature decoder (qdu) qdecctl 16 position counter/ control unit (pccu) qposlat qposslat 16 qposilat eqepxaineqepxbin eqepxiin eqepxiout eqepxioe eqepxsin eqepxsout eqepxsoe gpio mux eqepxa/xclk eqepxb/xdir eqepxs eqepxi qposcmp qeint qfrc 32 qclr qposctl 16 32 qposcnt qposmax qposinit eqepxint enhanced qep (eqep) peripheral system control registers qctmr qcprd 16 16 qcapctl eqepxenclk sysclk2 data bus t o cpu interrupt controller
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-68. eqep registers eqep0 eqep1 byte address byte address register name description 0x01f0 9000 0x01f0 a000 qposcnt eqep position counter 0x01f0 9004 0x01f0 a004 qposinit eqep initialization position count 0x01f0 9008 0x01f0 a008 qposmax eqep maximum position count 0x01f0 900c 0x01f0 a00c qposcmp eqep position-compare 0x01f0 9010 0x01f0 a010 qposilat eqep index position latch 0x01f0 9014 0x01f0 a014 qposslat eqep strobe position latch 0x01f0 9018 0x01f0 a018 qposlat eqep position latch 0x01f0 901c 0x01f0 a01c qutmr eqep unit timer 0x01f0 9020 0x01f0 a020 quprd eqep unit period register 0x01f0 9024 0x01f0 a024 qwdtmr eqep watchdog timer 0x01f0 9026 0x01f0 a026 qwdprd eqep watchdog period register 0x01f0 9028 0x01f0 a028 qdecctl eqep decoder control register 0x01f0 902a 0x01f0 a02a qepctl eqep control register 0x01f0 902c 0x01f0 a02c qcapctl eqep capture control register 0x01f0 902e 0x01f0 a02e qposctl eqep position-compare control register 0x01f0 9030 0x01f0 a030 qeint eqep interrupt enable register 0x01f0 9032 0x01f0 a032 qflg eqep interrupt flag register 0x01f0 9034 0x01f0 a034 qclr eqep interrupt clear register 0x01f0 9036 0x01f0 a036 qfrc eqep interrupt force register 0x01f0 9038 0x01f0 a038 qepsts eqep status register 0x01f0 903a 0x01f0 a03a qctmr eqep capture timer 0x01f0 903c 0x01f0 a03c qcprd eqep capture period register 0x01f0 903e 0x01f0 a03e qctmrlat eqep capture timer latch 0x01f0 9040 0x01f0 a040 qcprdlat eqep capture period latch 0x01f0 905c 0x01f0 a05c revid eqep revision id table 6-69. enhanced quadrature encoder pulse (eqep) timing requirements test conditions min max unit t w(qepp) qep input period asynchronous/synchronous 2t c(sco) cycles with input qualifier 2(1t c(sco) + t w(iqsw) ) cycles t w(indexh) qep index input high time asynchronous/synchronous 2t c(sco) cycles with input qualifier 2t c(sco) +t w(iqsw) cycles t w(indexl) qep index input low time asynchronous/synchronous 2t c(sco) cycles with input qualifier 2t c(sco) + t w(iqsw) cycles t w(strobh) qep strobe high time asynchronous/synchronous 2t c(sco) cycles with input qualifier 2t c(sco) + t w(iqsw) cycles t w(strobl) qep strobe input low time asynchronous/synchronous 2t c(sco) cycles with input qualifier 2t c(sco) +t w(iqsw) cycles table 6-70. eqep switching characteristics parameter test conditions min max unit t d(cntr)xin delay time, external clock to counter increment 4t c(sco) cycles t d(pcs-out)qep delay time, qep input edge to position compare sync output 6t c(sco) cycles peripheral information and electrical specifications 168 submit documentation feedback product preview
6.19 ehrpwm OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 the OMAP-L137 device contains up to three enhanced pwm modules (ehrpwm). figure 6-43 shows a block diagram of multiple ehrpwm modules. figure 4-4 shows the signal interconnections with the ehrpwm. see the OMAP-L137 applications processor dsp peripherals overview reference guide. ? literature number spruga6 for more details. figure 6-43. multiple pwm modules in a OMAP-L137 system submit documentation feedback peripheral information and electrical specifications 169 product preview tz peripheral bus epwm1 module epwm2 module epwmx module epwm1synci epwm2synci epwm2syncoepwmxsynci epwmxsynco gpio mux epwm1synci epwm1synco epwmxaepwmxb epwm2aepwm2b epwm1aepwm1b epwm1int epwm2int epwmxint to ecap1 module (sync in) tz tz . epwm1synco interrupt controllers
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-44. ehrpwm sub-modules showing critical internal signal interconnections table 6-71. ehrpwm module control and status registers grouped by submodule ehrpwm1 ehrpwm2 ehrpwm3 size shad byte address byte address byte address acronym ( 16) ow register description time-base submodule registers 0x01f0 0000 0x01f0 2000 0x01f0 4000 tbctl 1 no time-base control register 0x01f0 0002 0x01f0 2002 0x01f0 4002 tbsts 1 no time-base status register 0x01f0 0004 0x01f0 2004 0x01f0 4004 tbphshr 1 no extension for hrpwm phase register (1) 0x01f0 0006 0x01f0 2006 0x01f0 4006 tbphs 1 no time-base phase register 0x01f0 0008 0x01f0 2008 0x01f0 4008 tbcnt 1 no time-base counter register 0x01f0 000a 0x01f0 200a 0x01f0 400a tbprd 1 yes time-base period register counter-compare submodule registers 0x01f0 000e 0x01f0 200e 0x01f0 400e cmpctl 1 no counter-compare control register 0x01f0 0010 0x01f0 2010 0x01f0 4010 cmpahr 1 no extension for hrpwm counter-compare a register (1) 0x01f0 0012 0x01f0 2012 0x01f0 4012 cmpa 1 yes counter-compare a register 0x01f0 0014 0x01f0 2014 0x01f0 4014 cmpb 1 yes counter-compare b register (1) these registers are only available on ehrpwm instances that include the high-resolution pwm (hrpwm) extension; otherwise, these locations are reserved. peripheral information and electrical specifications 170 submit documentation feedback product preview ctr=prd tbprd shadow (16) tbprd active (16) counter up/down (16 bit) tbcnt active (16) tbctl[cntlde] tbctl[swfsync](software forced sync) epwmxsynci ctr=zero ctr_dir ctr=cmpb disabled sync in/out select mux tbctl[syncosel] epwmxsynco tbphs active (24) 16 8 tbphshr (8) phasecontrol t ime?base (tb) ctr=cmpa cmp a active (24) 16 cmp a shadow (24) action qualifier (aq) 8 16 counter compare (cc) cmpb active (16) ctr=cmpb cmpb shadow (16) cmp ahr (8) epwma epwmb dead band (db) (pc) chopper pwm zone (tz) trip ctr = zero epwmxa epwmxb epwmxtzint tz hires pwm (hrpwm) ctr = prd ctr = zero ctr = cmpb ctr = cmp a ctr_dir event trigger and interrupt (et) epwmxint ctr=zero
6.20 enhanced pulse width modulator (ehrpwm) timing OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-71. ehrpwm module control and status registers grouped by submodule (continued) ehrpwm1 ehrpwm2 ehrpwm3 size shad byte address byte address byte address acronym ( 16) ow register description action-qualifier submodule registers 0x01f0 0016 0x01f0 2016 0x01f0 4016 aqctla 1 no action-qualifier control register for output a (ehrpwmxa) 0x01f0 0018 0x01f0 2018 0x01f0 4018 aqctlb 1 no action-qualifier control register for output b (ehrpwmxb) 0x01f0 001a 0x01f0 201a 0x01f0 401a aqsfrc 1 no action-qualifier software force register 0x01f0 001c 0x01f0 201c 0x01f0 401c aqcsfrc 1 yes action-qualifier continuous s/w force register set dead-band generator submodule registers 0x01f0 001e 0x01f0 201e 0x01f0 401e dbctl 1 no dead-band generator control register 0x01f0 0020 0x01f0 2020 0x01f0 4020 dbred 1 no dead-band generator rising edge delay count register 0x01f0 0022 0x01f0 2022 0x01f0 4022 dbfed 1 no dead-band generator falling edge delay count register pwm-chopper submodule registers 0x01f0 003c 0x01f0 203c 0x01f0 403c pcctl 1 no pwm-chopper control register trip-zone submodule registers 0x01f0 0024 0x01f0 2024 0x01f0 4024 tzsel 1 no trip-zone select register 0x01f0 0028 0x01f0 2028 0x01f0 4028 tzctl 1 no trip-zone control register 0x01f0 002a 0x01f0 202a 0x01f0 402a tzeint 1 no trip-zone enable interrupt register 0x01f0 002c 0x01f0 202c 0x01f0 402c tzflg 1 no trip-zone flag register 0x01f0 002e 0x01f0 202e 0x01f0 402e tzclr 1 no trip-zone clear register 0x01f0 0030 0x01f0 2030 0x01f0 4030 tzfrc 1 no trip-zone force register event-trigger submodule registers 0x01f0 0032 0x01f0 2032 0x01f0 4032 etsel 1 no event-trigger selection register 0x01f0 0034 0x01f0 2034 0x01f0 4034 etps 1 no event-trigger pre-scale register 0x01f0 0036 0x01f0 2036 0x01f0 4036 etflg 1 no event-trigger flag register 0x01f0 0038 0x01f0 2038 0x01f0 4038 etclr 1 no event-trigger clear register 0x01f0 003a 0x01f0 203a 0x01f0 403a etfrc 1 no event-trigger force register high-resolution pwm (hrpwm) submodule registers 0x01f0 1020 0x01f0 3020 0x01f0 5020 hrcnfg 1 no hrpwm configuration register (1) pwm refers to pwm outputs on ehrpwm1-6. table 6-72 shows the pwm timing requirements and table 6-73 , switching characteristics. table 6-72. ehrpwm timing requirements test conditions min max unit t w(sycin) sync input pulse width asynchronous 2t c(sco) cycles synchronous 2t c(sco) cycles with input qualifier 1t c(sco) + t w(iqsw) cycles table 6-73. ehrpwm switching characteristics parameter test conditions min max unit t w(pwm) pulse duration, pwmx output high/low 20 ns t w(syncout) sync output pulse width 8t c(sco) cycles t d(pwm)tza delay time, trip input active to pwm forced high no pin load 25 ns delay time, trip input active to pwm forced low submit documentation feedback peripheral information and electrical specifications 171 product preview
6.21 trip-zone input timing OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-73. ehrpwm switching characteristics (continued) parameter test conditions min max unit t d(tz-pwm)hz delay time, trip input active to pwm hi-z 20 ns a. pwm refers to all the pwm pins in the device. the state of the pwm pins after tz is taken high depends on the pwm recovery software. figure 6-45. pwm hi-z characteristics table 6-74. trip-zone input timing requirements min max unit t w(tz) pulse duration, tzx input low asynchronous 1t c(sco) cycles synchronous 2t c(sco) cycles with input qualifier 1t c(sco) + t w(iqsw) cycles table 6-75 shows the high-resolution pwm switching characteristics. table 6-75. high resolution pwm characteristics at sysclkout = (60 - 100 mhz) min typ max unit micro edge positioning (mep) step size (1) 150 310 ps (1) maximum mep step size is based on worst-case process, maximum temperature and maximum voltage. mep step size will increase with low voltage and high temperature and decrease with voltage and cold temperature. applications that use the hrpwm feature should use mep scale factor optimizer (sfo) estimation software functions. see the ti software libraries for details of using sfo function in end applications. sfo functions help to estimate the number of mep steps per sysclkout period dynamically while the hrpwm is in operation. peripheral information and electrical specifications 172 submit documentation feedback product preview pwm (a) tz t w(tz) t d(tz-pwm)hz
6.22 lcd controller 6.22.1 lcd interface display driver (lidd mode) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-76 lists the lcd controller registers table 6-76. lcd controller (lcdc) registers address offset acronym register description 0x01e1 3000 revid lcd revision identification register 0x01e1 3004 lcd_ctrl lcd control register 0x01e1 3008 lcd_stat lcd status register 0x01e1 300c lidd_ctrl lcd lidd control register 0x01e1 3010 lidd_cs0_conf lcd lidd cs0 configuration register 0x01e1 3014 lidd_cs0_addr lcd lidd cs0 address read/write register 0x01e1 3018 lidd_cs0_data lcd lidd cs0 data read/write register 0x01e1 301c lidd_cs1_conf lcd lidd cs1 configuration register 0x01e1 3020 lidd_cs1_addr lcd lidd cs1 address read/write register 0x01e1 3024 lidd_cs1_data lcd lidd cs1 data read/write register 0x01e1 3028 raster_ctrl lcd raster control register 0x01e1 302c raster_timing_0 lcd raster timing 0 register 0x01e1 3030 raster_timing_1 lcd raster timing 1 register 0x01e1 3034 raster_timing_2 lcd raster timing 2 register 0x01e1 3038 raster_subpanel lcd raster subpanel display register 0x01e1 3040 lcddma_ctrl lcd dma control register 0x01e1 3044 lcddma_fb0_base lcd dma frame buffer 0 base address register 0x01e1 3048 lcddma_fb0_ceiling lcd dma frame buffer 0 ceiling address register 0x01e1 304c lcddma_fb1_base lcd dma frame buffer 1 base address register 0x01e1 3050 lcddma_fb1_ceiling lcd dma frame buffer 1 ceiling address register table 6-77. lcd lidd mode timing requirements (1) no parameter min max unit setup time, lcd_d[15:0] valid 16 t su(lcd_d) 7 ns before lcd_mclk - hold time, lcd_d[15:0] valid after 17 t h(lcd_d) 0 ns lcd_mclk - (1) over operating free-air temperature range (unless otherwise noted) table 6-78. lcd lidd mode timing characteristics no parameter min max unit delay time, lcd_mclk - to 4 t d(lcd_d_v) 0 7 ns lcd_d[15:0] valid (write) delay time, lcd_mclk - to 5 t d(lcd_d_i) 0 7 ns lcd_d[15:0] invalid (write) delay time, lcd_mclk - to 6 t d(lcd_e_a ) 0 7 ns lcd_ac_enb_cs delay time, lcd_mclk - to 7 t d(lcd_e_i) 0 7 ns lcd_ac_enb_cs- delay time, lcd_mclk - to 8 t d(lcd_a_a) 0 7 ns lcd_vsync delay time, lcd_mclk - to 9 t d(lcd_a_i) 0 7 ns lcd_vsync - submit documentation feedback peripheral information and electrical specifications 173 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-78. lcd lidd mode timing characteristics (continued) no parameter min max unit delay time, lcd_mclk - to 10 t d(lcd_w_a) 0 7 ns lcd_hsync delay time, lcd_mclk - to 11 t d(lcd_w_i) 0 7 ns lcd_hsync - delay time, lcd_mclk - to 12 t d(lcd_strb_a) 0 7 ns lcd_pclk - delay time, lcd_mclk - to 13 t d(lcd_strb_i) 0 7 ns lcd_pclk delay time, lcd_mclk - to 14 t d(lcd_d_z) 0 7 ns lcd_d[15:0] in 3-state delay time, lcd_mclk - to 15 15 t d(z_lcd_d) td(z_lcd_d) 3-state) lcd_d[15:0] 0 7 ns (valid from 3-state) figure 6-46. character display hd44780 write 174 peripheral information and electrical specifications submit documentation feedback product preview lcd_ac_enb_cs lcd_pclk 2 3 1 w_su (0 to 31) w_strobe (1 to 63) w_hold (1 to 15) cs_delay (0 to 3) r_su (0 to 31) r_strobe (1 to 63) r_hold (1 to 15) cs_delay (0 to 3) lcd_mclk 4 write data 5 14 16 17 15 data[7:0] not used 8 9 10 11 12 13 12 13 rs r/w e0e1 lcd_d[15:0] lcd_vsynclcd_hsync read status
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-47. character display hd44780 read submit documentation feedback peripheral information and electrical specifications 175 product preview lcd_ac_enb_cs lcd_pclk lcd_vsync lcd_hsync r_su r_strobe r_hold (031) (163) (15) cs_delay (0?3) not used rs r/w lcd_mclk 1 2 3 w_su w_strobe w_hold (031) (163) (115) cs_delay (0 ? 3) 8 9 12 13 10 11 not used lcd_d[7:0] 14 17 16 read data 15 4 5 e0 e1 12 13 data[7:0] w rite instruction
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-48. micro-interface graphic display 6800 write 176 peripheral information and electrical specifications submit documentation feedback product preview lcd_d[15:0] lcd_ac_enb_cs (async mode) lcd_vsync lcd_hsync lcd_mclk lcd_pclk 4 w_su w_strobe w_hold (0?31) (1?63) (1?15) cs_delay (0?3) cs0 cs1 a0 r/w e clock 1 2 3 w_su w_strobe w_hold (0?31) (1?63) (1?15) cs_delay (0?3) 5 4 5 6 7 6 7 8 9 12 13 w rite address w rite data 12 13 10 11 10 11 data[15:0]
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-49. micro-interface graphic display 6800 read submit documentation feedback peripheral information and electrical specifications 177 product preview lcd_d[15:0] lcd_ac_enb_cs (async mode) lcd_vsync lcd_hsync lcd_mclk lcd_pclk 4 w_su w_strobe w_hold (0?31) (1?63) (1?15) cs_delay (0?3) cs0 cs1 a0 r/w e clock 1 2 3 r_su r_strobe r_hold (0?31) (1?63 (1?15) cs_delay (0?3) 5 14 15 6 7 6 7 8 9 12 13 17 16 w rite address read data 10 11 12 13 data[15:0]
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-50. micro-interface graphic display 6800 status peripheral information and electrical specifications 178 submit documentation feedback product preview read data lcd_d[15:0] lcd_ac_enb_cs (async mode) lcd_vsync lcd_hsync lcd_mclk lcd_pclk r_su r_strobe r_hold (0?31) (1?63) (1?15) cs_delay (0?3) cs0 cs1 a0 r/w e clock 1 2 3 r_strobe r_hold (1?63) (1?15) cs_delay (0?3) 14 15 6 7 6 7 8 9 12 13 17 16 14 17 16 15 12 13 data[15:0] r_su (0?31) read status
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-51. micro-interface graphic display 8080 write submit documentation feedback peripheral information and electrical specifications 179 product preview lcd_d[15:0] lcd_ac_enb_cs (async mode) lcd_vsync lcd_hsync lcd_mclk lcd_pclk 4 w_su w_strobe w_hold (0?31) (1?63) (1?15) cs_delay (0?3) data[15:0] cs0 cs1 a0 wr rd clock 1 2 3 w_su w_strobe w_hold (0?31) (1?63) (1?15) cs_delay (0 ? 3) 5 4 5 6 7 6 7 8 9 10 11 w rite address w rite data 10 11
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-52. micro-interface graphic display 8080 read peripheral information and electrical specifications 180 submit documentation feedback product preview lcd_d[15:0] lcd_ac_enb_cs (async mode) lcd_vsync lcd_hsync lcd_mclk lcd_pclk 4 w_su w_strobe w_hold (0?31) (1?63) (1?15) cs_delay (0?3) cs0 cs1 a0 wr rd clock 1 2 3 r_su r_strobe r_hold (0?31) (1?63) (1?15) cs_delay (0?3) 5 14 15 6 7 6 7 8 9 12 13 17 16 read data 10 11 data[15:0] w rite address
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-53. micro-interface graphic display 8080 status submit documentation feedback peripheral information and electrical specifications 181 product preview lcd_d[15:0] lcd_ac_enb_cs lcd_vsync lcd_hsync lcd_mclk lcd_pclk r_su r_strobe r_hold (0?31) (1?63) (1?15) cs_delay (0?3) cs0 cs1 a0 wr rd clock 1 2 3 r_strobe r_hold (1?63) (1?15) cs_delay (0?3) 14 15 6 7 6 8 12 13 17 16 read status 14 17 16 read data 15 12 13 data[15:0] 7 9 r_su (0?31)
6.22.2 lcd raster mode OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-79. lcd raster mode timing see figure 6-54 through figure 6-58 no. parameter min max unit f clock(pixel_clk) clock frequency, pixel clock f/2 (1) mhz 1 t c(pixel_clk) cycle time, pixel clock 23.81 ns 2 t w(pixel_clk_h) pulse duration, pixel clock high 10 ns 3 t w(pixel_clk_l) pulse duration, pixel clock low 10 ns 4 t d(lcd_d_v) delay time, lcd_pclk - to lcd_d[15:0] valid (write) 0 12 ns 5 t d(lcd_d_iv) delay time, lcd_pclk - to lcd_d[15:0] invalid (write) 0 12 ns 6 t d( lcd_ac_enb_cs_a) delay time, lcd_pclk to lcd_ac_enb_cs- 0 12 ns 7 t d( lcd_ac_enb_cs_i) delay time, lcd_pclk to lcd_ac_enb_cs 0 12 ns 8 t d(lcd_vsync_a) delay time, lcd_pclk to lcd_vsync - 0 12 ns 9 t d(lcd_vsync_i) delay time, lcd_pclk to lcd_vsync 0 12 ns 10 t d(lcd_hsync_a) delay time, lcd_pclk - to lcd_hsync - 0 12 ns 11 t d(lcd_hsync_i) delay time, lcd_pclk - to lcd_hsync 0 12 ns (1) f = frequency of lcd_pclk in ns frame-to-frame timing is derived through the following parameters in the lcd (raster_timing_1) register: vertical front porch (vfp) vertical sync pulse width (vsw) vertical back porch (vbp) lines per panel (lpp) line-to-line timing is derived through the following parameters in the lcd (raster_timing_0) register: horizontal front porch (hfp) horizontal sync pulse width (hsw) horizontal back porch (hbp) pixels per panel (ppl) lcd_ac_enb_cs timing is derived through the following parameter in the lcd (raster_timing_2) register: ac bias frequency (acb) the display format produced in raster mode is shown in figure 6-54 . an entire frame is delivered one line at a time. the first line delivered starts at data pixel (1, 1) and ends at data pixel (p, 1). the last line delivered starts at data pixel (1, l) and ends at data pixel (p, l). the beginning of each new frame is denoted by the activation of i/o signal lcd_vsync. the beginning of each new line is denoted by the activation of i/o signal lcd_hsync. 182 peripheral information and electrical specifications submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-54. lcd raster-mode display format submit documentation feedback peripheral information and electrical specifications 183 product preview lcd 1, 1 2, 1 3, 1 1, 2 2, 2 1, 3 p , 1 p?1, 1 p?2, p , 2 p?1, 2 p , 3 1, l 1, l?1 1, l?2 3, l 2, l 2, l?1 p , l p?1, l?1 p, l?1 p?1, l p, l?2 p?2, l data pixels (from 1 to p) data lines (from 1 to l) 1
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-55. lcd raster-mode active 184 peripheral information and electrical specifications submit documentation feedback product preview clk lcd_hsync hsync lcd_vsync (1 to 64) vsw (1 to 64) vsw (0 to 255) vfp (1 to 1024) frame t ime ~ 70hz lpp (0 to 255) lcd_d[15:0] 1, 1p , 1 1, 2 p , 2 1, lp , l 1, l?1p , l?1 line time lcd_hsync hsync 10 11 lcd_pclk lcd_d[15:0] 1, 1 2, 2 p , 2 p , 1 2, 1 1, 2 pll 16  (1 to 1024) hbp (1 to 256) line 1 (1 to 256) hfp (1 to 64) hsw pll 16  (1 to 1024) line 2 vsync data data active tft acb (0 to 255) lcd_ac_enb_cs enable acb (0 to 255) vbp
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-56. lcd raster-mode passive submit documentation feedback peripheral information and electrical specifications 185 product preview lcd_hsync lp lcd_vsync vsw = 1 (1 to 1024) frame t ime ~ 70hz lpp lcd_d[7:0] 1, l?2 p , l?2 1, l?4p , l?4 line time lcd_hsync lp 10 11 lcd_pclk lcd_d[7:0] 1, 5 2, 6 p , 6 p , 5 2, 5 1, 6 ppl 16  (1 to 1024) hbp (1 to 256) line 5 hfp (1 to 64) hsw ppl 16  (1 to 2024) line 6 1, 1: p , 1 1, 5: p , 5 1, l?1p , l?1 1, l 1, l?1p , l?1 1, l?3p , l?3 (1 to 64) vsw = 1 (1 to 64) vfp = 0 vbp = 0 vfp = 0 vbp = 0 fp data cp data passive stn lcd_ac_enb_cs m acb (0 to 255) acb (0 to 255) 1, 4: p , 4 1, 3: p , 3 1, 2: p , 2 1, l: p , l 1, 6: p , 6 1, 2p , 2 1, 1p , 1 1, lp , l (1 to 256)
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-57. lcd raster-mode control signal activation 186 peripheral information and electrical specifications submit documentation feedback product preview lcd_hsync lcd_pclk (active mode) lcd_d[15:0] (active mode) 1, l p , l 2, l ppl 16  (1 to 1024) hbp (1 to 256 line l (1 to 256) hfp (1 to 64) hsw ppl 16  (1 to 256) line 1 (passive only) lcd_vsync lcd_pclk (passive mode) lcd_ac_enb_cs lcd_d[7:0] (passive mode) 1, l 2, 1 p , 1 p , l 2, l 1, 1 10 11 8 6 4 4 5 5 1 2 3 1 2 3 vsw = 1 vfp = 0 vbp = 0
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-58. lcd raster-mode control signal deactivation submit documentation feedback peripheral information and electrical specifications 187 product preview lcd_hsync lcd_pclk (active mode) lcd_d[15:0] (active mode) 1, l p , l 2, l ppl 16  (1 to 1024) hbp (1 to 256 line l (1 to 256) hfp (1 to 64) hsw ppl 16  (1 to 256) line 1 (passive only) lcd_vsync lcd_pclk (passive mode) lcd_ac_enb_cs lcd_d[7:0] (passive mode) 1, l 2, 1 p , 1 p , l 2, l 1, 1 10 11 8 6 4 4 5 5 1 2 3 1 2 3 vsw = 1 vfp = 0 vbp = 0
6.23 timers 6.23.1 timer electrical data/timing OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the timers support the following features: configurable as single 64-bit timer or two 32-bit timers period timeouts generate interrupts, dma events or external pin events 8 32-bit compare registers compare matches generate interrupt events capture capability 64-bit watchdog capability (timer64p1 only) table 6-80 lists the timer registers. table 6-80. timer registers timer64p 0 timer64p 1 acronym register description 0x01c2 0000 0x01c2 1000 rev revision register 0x01c2 0004 0x01c2 1004 emumgt emulation management register 0x01c2 0008 0x01c2 1008 gpintgpen gpio interrupt and gpio enable register 0x01c2 000c 0x01c2 100c gpdatgpdir gpio data and gpio direction register 0x01c2 0010 0x01c2 1010 tim12 timer counter register 12 0x01c2 0014 0x01c2 1014 tim34 timer counter register 34 0x01c2 0018 0x01c2 1018 prd12 timer period register 12 0x01c2 001c 0x01c2 101c prd34 timer period register 34 0x01c2 0020 0x01c2 1020 tcr timer control register 0x01c2 0024 0x01c2 1024 tgcr timer global control register 0x01c2 0028 0x01c2 1028 wdtcr watchdog timer control register 0x01c2 0034 0x01c2 1034 rel12 timer reload register 12 0x01c2 0038 0x01c2 1038 rel34 timer reload register 34 0x01c2 003c 0x01c2 103c cap12 timer capture register 12 0x01c2 0040 0x01c2 1040 cap34 timer capture register 34 0x01c2 0044 0x01c2 1044 intctlstat timer interrupt control and status register 0x01c2 0060 0x01c2 1060 cmp0 compare register 0 0x01c2 0064 0x01c2 1064 cmp1 compare register 1 0x01c2 0068 0x01c2 1068 cmp2 compare register 2 0x01c2 006c 0x01c2 106c cmp3 compare register 3 0x01c2 0070 0x01c2 1070 cmp4 compare register 4 0x01c2 0074 0x01c2 1074 cmp5 compare register 5 0x01c2 0078 0x01c2 1078 cmp6 compare register 6 0x01c2 007c 0x01c2 107c cmp7 compare register 7 table 6-81. timing requirements for timer input (1) (2) (see figure 6-59 ) no. unit min max 1 t c(tm64px_in12) cycle time, tm64px_in12 4p ns 2 t w(tinph) pulse duration, tm64px_in12 high 0.45c 0.55c ns 3 t w(tinpl) pulse duration, tm64px_in12 low 0.45c 0.55c ns 4 t t(tm64px_in12) transition time, tm64px_in12 0.05c ns (1) p = oscin cycle time in ns. for example, when oscin frequency is 27 mhz, use p = 37.0 37 ns. (2) c = tm64p0_in12 cycle time in ns. for example, when tm64px_in12 frequency is 27 mhz, use c = 37.0 37 ns peripheral information and electrical specifications 188 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-59. timer timing table 6-82. switching characteristics over recommended operating conditions for timer output (1) no. unit min max 5 t w(touth) pulse duration, tm64p0_out12 high 4p ns 6 t w(toutl) pulse duration, tm64p0_out12 low 4p ns (1) p = oscin cycle time in ns. for example, when oscin frequency is 27 mhz, use p = 37.0 37 ns. figure 6-60. timer timing submit documentation feedback peripheral information and electrical specifications 189 product preview 1 2 4 4 3 tm64p0_in12 tm64p0_out12 5 6
6.24 inter-integrated circuit serial ports (i2c0, i2c1) 6.24.1 i2c device-specific information 6.24.2 i2c peripheral registers description(s) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com having two i2c modules on the OMAP-L137 simplifies system architecture, since one module may be used by the dsp to control local peripherals ics (dacs, adcs, etc.) while the other may be used to communicate with other controllers in a system or to implement a user interface. figure 6-61 is block diagram of the OMAP-L137 i2c module. each i2c port supports: compatible with philips? i2c specification revision 2.1 (january 2000) fast mode up to 400 kbps (no fail-safe i/o buffers) noise filter to remove noise 50 ns or less seven- and ten-bit device addressing modes master (transmit/receive) and slave (transmit/receive) functionality events: dma, interrupt, or polling general-purpose i/o capability if not used as i2c figure 6-61. i2c module block diagram table 6-83 is the list of the i2c registers. peripheral information and electrical specifications 190 submit documentation feedback product preview peripheral configuration bus noise filter noise filter clock prescaler i2cpscx prescalerregister bit clock generator i2cclkhx clock dividehigh register i2cclklx clock dividelow register control i2ccoarx own addressregister i2csarx slave addressregister i2ccmdrx mode register i2cemdrx extended moderegister i2ccntx data countregister i2cpid1 peripheral idregister 1 i2cpid2 peripheral idregister 2 transmit i2cxsrx t ransmit shift register i2cdxrx t ransmit buffer receive i2cdrrx receive buffer i2crsrx receive shiftregister i2cx_scli2cx_sda control interrupt/dma i2cierx interrupt enableregister i2cstrx interrupt statusregister i2csrcx interrupt sourceregister control i2cpfunc pin functionregister i2cpdir pin directionregister i2cpdin pin data inregister i2cpdout pin data outregister i2cpdset pin data setregister i2cpdclr pin data clearregister interrupt dma requests
6.24.3 i2c electrical data/timing 6.24.3.1 inter-integrated circuit (i2c) timing OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-83. inter-integrated circuit (i2c) registers i2c0 i2c1 acronym register description byte address byte address 0x01c2 2000 0x01e2 8000 icoar i2c own address register 0x01c2 2004 0x01e2 8004 icimr i2c interrupt mask register 0x01c2 2008 0x01e2 8008 icstr i2c interrupt status register 0x01c2 200c 0x01e2 800c icclkl i2c clock low-time divider register 0x01c2 2010 0x01e2 8010 icclkh i2c clock high-time divider register 0x01c2 2014 0x01e2 8014 iccnt i2c data count register 0x01c2 2018 0x01e2 8018 icdrr i2c data receive register 0x01c2 201c 0x01e2 801c icsar i2c slave address register 0x01c2 2020 0x01e2 8020 icdxr i2c data transmit register 0x01c2 2024 0x01e2 8024 icmdr i2c mode register 0x01c2 2028 0x01e2 8028 icivr i2c interrupt vector register 0x01c2 202c 0x01e2 802c icemdr i2c extended mode register 0x01c2 2030 0x01e2 8030 icpsc i2c prescaler register 0x01c2 2034 0x01e2 8034 revid1 i2c revision identification register 1 0x01c2 2038 0x01e2 8038 revid2 i2c revision identification register 2 0x01c2 2048 0x01e2 8048 icpfunc i2c pin function register 0x01c2 204c 0x01e2 804c icpdir i2c pin direction register 0x01c2 2050 0x01e2 8050 icpdin i2c pin data in register 0x01c2 2054 0x01e2 8054 icpdout i2c pin data out register 0x01c2 2058 0x01e2 8058 icpdset i2c pin data set register 0x01c2 205c 0x01e2 805c icpdclr i2c pin data clear register table 6-84 and table 6-85 assume testing over recommended operating conditions (see figure 6-62 and figure 6-63 ). table 6-84. i2c input timing requirements no. min max unit standard mode 10 1 t c(scl) cycle time, i2cx_scl m s fast mode 2.5 standard mode 4.7 setup time, i2cx_scl high before i2cx_sda 2 t su(sclh-sdal) m s low fast mode 0.6 standard mode 4 3 t h(scll-sdal) hold time, i2cx_scl low after i2cx_sda low m s fast mode 0.6 standard mode 4.7 4 t w(scll) pulse duration, i2cx_scl low m s fast mode 1.3 standard mode 4 5 t w(sclh) pulse duration, i2cx_scl high m s fast mode 0.6 standard mode 250 6 t su(sda-sclh) setup time, i2cx_sda before i2cx_scl high ns fast mode 100 standard mode 0 7 t h(sda-scll) hold time, i2cx_sda after i2cx_scl low m s fast mode 0 0.9 standard mode 4.7 8 t w(sdah) pulse duration, i2cx_sda high m s fast mode 1.3 submit documentation feedback peripheral information and electrical specifications 191 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-84. i2c input timing requirements (continued) no. min max unit standard mode 1000 9 t r(sda) rise time, i2cx_sda ns fast mode 20 + 0.1c b 300 standard mode 1000 10 t r(scl) rise time, i2cx_scl ns fast mode 20 + 0.1c b 300 standard mode 300 11 t f(sda) fall time, i2cx_sda ns fast mode 20 + 0.1c b 300 standard mode 300 12 t f(scl) fall time, i2cx_scl ns fast mode 20 + 0.1c b 300 standard mode 4 setup time, i2cx_scl high before i2cx_sda 13 t su(sclh-sdah) m s high fast mode 0.6 standard mode n/a 14 t w(sp) pulse duration, spike (must be suppressed) ns fast mode 0 50 standard mode 400 15 c b capacitive load for each bus line pf fast mode 400 table 6-85. i2c switching characteristics (1) no. parameter min max unit standard mode 10 16 t c(scl) cycle time, i2cx_scl m s fast mode 2.5 standard mode 4.7 setup time, i2cx_scl high before i2cx_sda 17 t su(sclh-sdal) m s low fast mode 0.6 standard mode 4 18 t h(sdal-scll) hold time, i2cx_scl low after i2cx_sda low m s fast mode 0.6 standard mode 4.7 19 t w(scll) pulse duration, i2cx_scl low m s fast mode 1.3 standard mode 4 20 t w(sclh) pulse duration, i2cx_scl high m s fast mode 0.6 standard mode 250 setup time, i2cx_sda valid before i2cx_scl 21 t su(sdav-sclh) ns high fast mode 100 standard mode 0 22 t h(scll-sdav) hold time, i2cx_sda valid after i2cx_scl low m s fast mode 0 0.9 standard mode 4.7 23 t w(sdah) pulse duration, i2cx_sda high m s fast mode 1.3 standard mode 4 setup time, i2cx_scl high before i2cx_sda 28 t su(sclh-sdah) m s high fast mode 0.6 (1) i2c must be configured correctly to meet the timings in table 6-85 . peripheral information and electrical specifications 192 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 figure 6-62. i2c receive timings figure 6-63. i2c transmit timings submit documentation feedback peripheral information and electrical specifications 193 product preview 10 8 4 3 7 12 5 6 14 2 3 13 stop start repeated start stop i2cx_sda i2cx_scl 1 11 9 25 23 19 18 22 27 20 21 17 18 28 stop start repeated start stop i2cx_sda i2cx_scl 16 26 24
6.25 universal asynchronous receiver/transmitter (uart) 6.25.1 uart peripheral registers description(s) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com OMAP-L137 has 3 uart peripherals. each uart has the following features: 16-byte storage space for both the transmitter and receiver fifos 1, 4, 8, or 14 byte selectable receiver fifo trigger level for autoflow control and dma dma signaling capability for both received and transmitted data programmable auto-rts and auto-cts for autoflow control programmable baud rate up to 3mbaud programmable oversampling options of x13 and x16 frequency pre-scale values from 1 to 65,535 to generate appropriate baud rates prioritized interrupts programmable serial data formats ? 5, 6, 7, or 8-bit characters ? even, odd, or no parity bit generation and detection ? 1, 1.5, or 2 stop bit generation false start bit detection line break generation and detection internal diagnostic capabilities ? loopback controls for communications link fault isolation ? break, parity, overrun, and framing error simulation modem control functions (cts, rts) on uart0 only. the uart registers are listed in section 6.25.1 table 6-86 is the list of uart registers. table 6-86. uart registers uart0 uart1 uart2 register name register description byte address byte address byte address 0x01c4 2000 0x01d0 c000 0x01d0 d000 rbr receiver buffer register (read only) 0x01c4 2000 0x01d0 c000 0x01d0 d000 thr transmitter holding register (write only) 0x01c4 2004 0x01d0 c004 0x01d0 d004 ier interrupt enable register 0x01c4 2008 0x01d0 c008 0x01d0 d008 iir interrupt identification register (read only) 0x01c4 2008 0x01d0 c008 0x01d0 d008 fcr fifo control register (write only) 0x01c4 200c 0x01d0 c00c 0x01d0 d00c lcr line control register 0x01c4 2010 0x01d0 c010 0x01d0 d010 mcr modem control register 0x01c4 2014 0x01d0 c014 0x01d0 d014 lsr line status register 0x01c4 2020 0x01d0 c020 0x01d0 d020 dll divisor lsb latch 0x01c4 2024 0x01d0 c024 0x01d0 d024 dlh divisor msb latch 0x01c4 2028 0x01d0 c028 0x01d0 d028 revid1 revision identification register 1 0x01c4 2030 0x01d0 c030 0x01d0 d030 pwremu_mgmt power and emulation management register 0x01c4 2034 0x01d0 c034 0x01d0 d034 mdr mode definition register peripheral information and electrical specifications 194 submit documentation feedback product preview
6.25.2 uart electrical data/timing OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-87. timing requirements for uartx receive (1) (see figure 6-64 ) no. unit min max 4 t w(urxdb) pulse duration, receive data bit (rxdn) 0.96u 1.05u ns 5 t w(urxsb) pulse duration, receive start bit 0.96u 1.05u ns (1) u = uart baud time = 1/programmed baud rate. table 6-88. switching characteristics over recommended operating conditions for uartx transmit (1) (see figure 6-64 ) no. parameter unit min max 1 f (baud) maximum programmable baud rate 3 mbaud 2 t w(utxdb) pulse duration, transmit data bit (txdn) u - 2 u + 2 ns 3 t w(utxsb) pulse duration, transmit start bit u - 2 u + 2 ns (1) u = uart baud time = 1/programmed baud rate. figure 6-64. uart transmit/receive timing submit documentation feedback peripheral information and electrical specifications 195 product preview 3 2 start bit data bits uart_txdn uart_rxdn 5 data bits bit start 4
6.26 usb1 host controller registers (usb1.1 ohci) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com all OMAP-L137 usb interfaces are compliant with universal serial bus specifications, revision 1.1. table 6-89 is the list of usb host controller registers. table 6-89. usb host controller registers usb register name register description byte address 0x01e2 5000 hcrevision ohci revision number register 0x01e2 5004 hccontrol hc operating mode register 0x01e2 5008 hccommandstatus hc command and status register 0x01e2 500c hcinterruptstatus hc interrupt and status register 0x01e2 5010 hcinterruptenable hc interrupt enable register 0x01e2 5014 hcinterruptdisable hc interrupt disable register 0x01e2 5018 hchcca hc hcaa address register (1) 0x01e2 501c hcperiodcurrented hc current periodic register (1) 0x01e2 5020 hccontrolheaded hc head control register (1) 0x01e2 5024 hccontrolcurrented hc current control register (1) 0x01e2 5028 hcbulkheaded hc head bulk register (1) 0x01e2 502c hcbulkcurrented hc current bulk register (1) 0x01e2 5030 hcdonehead hc head done register (1) 0x01e2 5034 hcfminterval hc frame interval register 0x01e2 5038 hcfmremaining hc frame remaining register 0x01e2 503c hcfmnumber hc frame number register 0x01e2 5040 hcperiodicstart hc periodic start register 0x01e2 5044 hclsthreshold hc low-speed threshold register 0x01e2 5048 hcrhdescriptora hc root hub a register 0x01e2 504c hcrhdescriptorb hc root hub b register 0x01e2 5050 hcrhstatus hc root hub status register 0x01e2 5054 hcrhportstatus1 hc port 1 status and control register (2) 0x01e2 5058 hcrhportstatus2 hc port 2 status and control register (3) (1) restrictions apply to the physical addresses used in these registers. (2) connected to the integrated usb1.1 phy pins (usb1_dm, usb1_dp). (3) although the controller implements two ports, the second port cannot be used. table 6-90. switching characteristics over recommended operating conditions for usb low speed full speed no. parameter unit min max max max u1 t r rise time, usb.dp and usb.dm signals (1) 75 (1) 300 (1) 4 (1) 20 (1) ns u2 t f fall time, usb.dp and usb.dm signals (1) 75 (1) 300 (1) 4 (1) 20 (1) ns u3 t rfm rise/fall time matching (2) 80 (2) 120 (2) 90 (2) 110 (2) % u4 v crs output signal cross-over voltage (1) 1.3 (1) 2 (1) 1.3 (1) 2 (1) v u5 t j differential propagation jitter (3) -25 (3) 25 (3) -2 (3) 2 (3) ns u6 f op operating frequency (4) 1.5 12 mhz (1) low speed: c l = 200 pf. high speed: c l = 50pf (2) t rfm =( t r /t f ) x 100 (3) t jr = t px(1) - t px(0) (4) f op = 1/t per peripheral information and electrical specifications 196 submit documentation feedback product preview
6.27 usb0 otg (usb2.0 otg) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 the OMAP-L137 usb2.0 peripheral supports the following features: usb 2.0 peripheral at speeds high speed (hs: 480 mb/s) and full speed (fs: 12 mb/s) usb 2.0 host at speeds hs, fs, and low speed (ls: 1.5 mb/s) all transfer modes (control, bulk, interrupt, and isochronous) 4 transmit (tx) and 4 receive (rx) endpoints in addition to endpoint 0 fifo ram ? 4k endpoint ? programmable size integrated usb 2.0 high speed phy connects to a standard charge pump for vbus 5 v generation rndis mode for accelerating rndis type protocols using short packet termination over usb table 6-91 is the list of usb otg registers. table 6-91. universal serial bus otg (usb0) registers byte address acronym register description 0x01e0 0000 revid revision register 0x01e0 0004 ctrlr control register 0x01e0 0008 statr status register 0x01e0 000c emur emulation register 0x01e0 0010 mode mode register 0x01e0 0014 autoreq autorequest register 0x01e0 0018 srpfixtime srp fix time register 0x01e0 001c teardown teardown register 0x01e0 0020 intsrcr usb interrupt source register 0x01e0 0024 intsetr usb interrupt source set register 0x01e0 0028 intclrr usb interrupt source clear register 0x01e0 002c intmskr usb interrupt mask register 0x01e0 0030 intmsksetr usb interrupt mask set register 0x01e0 0034 intmskclrr usb interrupt mask clear register 0x01e0 0038 intmaskedr usb interrupt source masked register 0x01e0 003c eoir usb end of interrupt register 0x01e0 0040 intvectr usb interrupt vector register 0x01e0 0050 genrndissz1 generic rndis size ep1 0x01e0 0054 genrndissz2 generic rndis size ep2 0x01e0 0058 genrndissz3 generic rndis size ep3 0x01e0 005c genrndissz4 generic rndis size ep4 0x01e0 0400 faddr function address register 0x01e0 0401 power power management register 0x01e0 0402 intrtx interrupt register for endpoint 0 plus transmit endpoints 1 to 4 0x01e0 0404 intrrx interrupt register for receive endpoints 1 to 4 0x01e0 0406 intrtxe interrupt enable register for intrtx 0x01e0 0408 intrrxe interrupt enable register for intrrx 0x01e0 040a intrusb interrupt register for common usb interrupts 0x01e0 040b intrusbe interrupt enable register for intrusb 0x01e0 040c frame frame number register 0x01e0 040e index index register for selecting the endpoint status and control registers 0x01e0 040f testmode register to enable the usb 2.0 test modes submit documentation feedback peripheral information and electrical specifications 197 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-91. universal serial bus otg (usb0) registers (continued) byte address acronym register description indexed registers these registers operate on the endpoint selected by the index register 0x01e0 0410 txmaxp maximum packet size for peripheral/host transmit endpoint (index register set to select endpoints 1-4 only) 0x01e0 0412 peri_csr0 control status register for endpoint 0 in peripheral mode. (index register set to select endpoint 0) host_csr0 control status register for endpoint 0 in host mode. (index register set to select endpoint 0) peri_txcsr control status register for peripheral transmit endpoint. (index register set to select endpoints 1-4) host_txcsr control status register for host transmit endpoint. (index register set to select endpoints 1-4) 0x01e0 0414 rxmaxp maximum packet size for peripheral/host receive endpoint (index register set to select endpoints 1-4 only) 0x01e0 0416 peri_rxcsr control status register for peripheral receive endpoint. (index register set to select endpoints 1-4) host_rxcsr control status register for host receive endpoint. (index register set to select endpoints 1-4) 0x01e0 0418 count0 number of received bytes in endpoint 0 fifo. (index register set to select endpoint 0) rxcount number of bytes in host receive endpoint fifo. (index register set to select endpoints 1- 4) 0x01e0 041a host_type0 defines the speed of endpoint 0 host_txtype sets the operating speed, transaction protocol and peripheral endpoint number for the host transmit endpoint. (index register set to select endpoints 1-4 only) 0x01e0 041b host_naklimit0 sets the nak response timeout on endpoint 0. (index register set to select endpoint 0) host_txinterval sets the polling interval for interrupt/isoc transactions or the nak response timeout on bulk transactions for host transmit endpoint. (index register set to select endpoints 1-4 only) 0x01e0 041c host_rxtype sets the operating speed, transaction protocol and peripheral endpoint number for the host receive endpoint. (index register set to select endpoints 1-4 only) 0x01e0 041d host_rxinterval sets the polling interval for interrupt/isoc transactions or the nak response timeout on bulk transactions for host receive endpoint. (index register set to select endpoints 1-4 only) 0x01e0 041f configdata returns details of core configuration. (index register set to select endpoint 0) fifo 0x01e0 0420 fifo0 transmit and receive fifo register for endpoint 0 0x01e0 0424 fifo1 transmit and receive fifo register for endpoint 1 0x01e0 0428 fifo2 transmit and receive fifo register for endpoint 2 0x01e0 042c fifo3 transmit and receive fifo register for endpoint 3 0x01e0 0430 fifo4 transmit and receive fifo register for endpoint 4 otg device control 0x01e0 0460 devctl device control register dynamic fifo control 0x01e0 0462 txfifosz transmit endpoint fifo size (index register set to select endpoints 1-4 only) 0x01e0 0463 rxfifosz receive endpoint fifo size (index register set to select endpoints 1-4 only) 0x01e0 0464 txfifoaddr transmit endpoint fifo address (index register set to select endpoints 1-4 only) 0x01e0 0464 hwvers hardware version register peripheral information and electrical specifications 198 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-91. universal serial bus otg (usb0) registers (continued) byte address acronym register description 0x01e0 0466 rxfifoaddr receive endpoint fifo address (index register set to select endpoints 1-4 only) target endpoint 0 control registers, valid only in host mode 0x01e0 0480 txfuncaddr address of the target function that has to be accessed through the associated transmit endpoint. 0x01e0 0482 txhubaddr address of the hub that has to be accessed through the associated transmit endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 0483 txhubport port of the hub that has to be accessed through the associated transmit endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 0484 rxfuncaddr address of the target function that has to be accessed through the associated receive endpoint. 0x01e0 0486 rxhubaddr address of the hub that has to be accessed through the associated receive endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 0487 rxhubport port of the hub that has to be accessed through the associated receive endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. target endpoint 1 control registers, valid only in host mode 0x01e0 0488 txfuncaddr address of the target function that has to be accessed through the associated transmit endpoint. 0x01e0 048a txhubaddr address of the hub that has to be accessed through the associated transmit endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 048b txhubport port of the hub that has to be accessed through the associated transmit endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 048c rxfuncaddr address of the target function that has to be accessed through the associated receive endpoint. 0x01e0 048e rxhubaddr address of the hub that has to be accessed through the associated receive endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 048f rxhubport port of the hub that has to be accessed through the associated receive endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. target endpoint 2 control registers, valid only in host mode 0x01e0 0490 txfuncaddr address of the target function that has to be accessed through the associated transmit endpoint. 0x01e0 0492 txhubaddr address of the hub that has to be accessed through the associated transmit endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 0493 txhubport port of the hub that has to be accessed through the associated transmit endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 0494 rxfuncaddr address of the target function that has to be accessed through the associated receive endpoint. 0x01e0 0496 rxhubaddr address of the hub that has to be accessed through the associated receive endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 0497 rxhubport port of the hub that has to be accessed through the associated receive endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. target endpoint 3 control registers, valid only in host mode 0x01e0 0498 txfuncaddr address of the target function that has to be accessed through the associated transmit endpoint. submit documentation feedback peripheral information and electrical specifications 199 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-91. universal serial bus otg (usb0) registers (continued) byte address acronym register description 0x01e0 049a txhubaddr address of the hub that has to be accessed through the associated transmit endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 049b txhubport port of the hub that has to be accessed through the associated transmit endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 049c rxfuncaddr address of the target function that has to be accessed through the associated receive endpoint. 0x01e0 049e rxhubaddr address of the hub that has to be accessed through the associated receive endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 049f rxhubport port of the hub that has to be accessed through the associated receive endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. target endpoint 4 control registers, valid only in host mode 0x01e0 04a0 txfuncaddr address of the target function that has to be accessed through the associated transmit endpoint. 0x01e0 04a2 txhubaddr address of the hub that has to be accessed through the associated transmit endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 04a3 txhubport port of the hub that has to be accessed through the associated transmit endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 04a4 rxfuncaddr address of the target function that has to be accessed through the associated receive endpoint. 0x01e0 04a6 rxhubaddr address of the hub that has to be accessed through the associated receive endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. 0x01e0 04a7 rxhubport port of the hub that has to be accessed through the associated receive endpoint. this is used only when full speed or low speed device is connected via a usb2.0 high-speed hub. control and status register for endpoint 0 0x01e0 0502 peri_csr0 control status register for endpoint 0 in peripheral mode host_csr0 control status register for endpoint 0 in host mode 0x01e0 0508 count0 number of received bytes in endpoint 0 fifo 0x01e0 050a host_type0 defines the speed of endpoint 0 0x01e0 050b host_naklimit0 sets the nak response timeout on endpoint 0 0x01e0 050f configdata returns details of core configuration. control and status register for endpoint 1 0x01e0 0510 txmaxp maximum packet size for peripheral/host transmit endpoint 0x01e0 0512 peri_txcsr control status register for peripheral transmit endpoint (peripheral mode) host_txcsr control status register for host transmit endpoint (host mode) 0x01e0 0514 rxmaxp maximum packet size for peripheral/host receive endpoint 0x01e0 0516 peri_rxcsr control status register for peripheral receive endpoint (peripheral mode) host_rxcsr control status register for host receive endpoint (host mode) 0x01e0 0518 rxcount number of bytes in host receive endpoint fifo 0x01e0 051a host_txtype sets the operating speed, transaction protocol and peripheral endpoint number for the host transmit endpoint. 0x01e0 051b host_txinterval sets the polling interval for interrupt/isoc transactions or the nak response timeout on bulk transactions for host transmit endpoint. peripheral information and electrical specifications 200 submit documentation feedback product preview
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-91. universal serial bus otg (usb0) registers (continued) byte address acronym register description 0x01e0 051c host_rxtype sets the operating speed, transaction protocol and peripheral endpoint number for the host receive endpoint. 0x01e0 051d host_rxinterval sets the polling interval for interrupt/isoc transactions or the nak response timeout on bulk transactions for host receive endpoint. control and status register for endpoint 2 0x01e0 0520 txmaxp maximum packet size for peripheral/host transmit endpoint 0x01e0 0522 peri_txcsr control status register for peripheral transmit endpoint (peripheral mode) host_txcsr control status register for host transmit endpoint (host mode) 0x01e0 0524 rxmaxp maximum packet size for peripheral/host receive endpoint 0x01e0 0526 peri_rxcsr control status register for peripheral receive endpoint (peripheral mode) host_rxcsr control status register for host receive endpoint (host mode) 0x01e0 0528 rxcount number of bytes in host receive endpoint fifo 0x01e0 052a host_txtype sets the operating speed, transaction protocol and peripheral endpoint number for the host transmit endpoint. 0x01e0 052b host_txinterval sets the polling interval for interrupt/isoc transactions or the nak response timeout on bulk transactions for host transmit endpoint. 0x01e0 052c host_rxtype sets the operating speed, transaction protocol and peripheral endpoint number for the host receive endpoint. 0x01e0 052d host_rxinterval sets the polling interval for interrupt/isoc transactions or the nak response timeout on bulk transactions for host receive endpoint. control and status register for endpoint 3 0x01e0 0530 txmaxp maximum packet size for peripheral/host transmit endpoint 0x01e0 0532 peri_txcsr control status register for peripheral transmit endpoint (peripheral mode) host_txcsr control status register for host transmit endpoint (host mode) 0x01e0 0534 rxmaxp maximum packet size for peripheral/host receive endpoint 0x01e0 0536 peri_rxcsr control status register for peripheral receive endpoint (peripheral mode) host_rxcsr control status register for host receive endpoint (host mode) 0x01e0 0538 rxcount number of bytes in host receive endpoint fifo 0x01e0 053a host_txtype sets the operating speed, transaction protocol and peripheral endpoint number for the host transmit endpoint. 0x01e0 053b host_txinterval sets the polling interval for interrupt/isoc transactions or the nak response timeout on bulk transactions for host transmit endpoint. 0x01e0 053c host_rxtype sets the operating speed, transaction protocol and peripheral endpoint number for the host receive endpoint. 0x01e0 053d host_rxinterval sets the polling interval for interrupt/isoc transactions or the nak response timeout on bulk transactions for host receive endpoint. control and status register for endpoint 4 0x01e0 0540 txmaxp maximum packet size for peripheral/host transmit endpoint 0x01e0 0542 peri_txcsr control status register for peripheral transmit endpoint (peripheral mode) host_txcsr control status register for host transmit endpoint (host mode) 0x01e0 0544 rxmaxp maximum packet size for peripheral/host receive endpoint submit documentation feedback peripheral information and electrical specifications 201 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-91. universal serial bus otg (usb0) registers (continued) byte address acronym register description 0x01e0 0546 peri_rxcsr control status register for peripheral receive endpoint (peripheral mode) host_rxcsr control status register for host receive endpoint (host mode) 0x01e0 0548 rxcount number of bytes in host receive endpoint fifo 0x01e0 054a host_txtype sets the operating speed, transaction protocol and peripheral endpoint number for the host transmit endpoint. 0x01e0 054b host_txinterval sets the polling interval for interrupt/isoc transactions or the nak response timeout on bulk transactions for host transmit endpoint. 0x01e0 054c host_rxtype sets the operating speed, transaction protocol and peripheral endpoint number for the host receive endpoint. 0x01e0 054d host_rxinterval sets the polling interval for interrupt/isoc transactions or the nak response timeout on bulk transactions for host receive endpoint. dma registers 0x01e0 1000 dmarevid dma revision register 0x01e0 1004 tdfdq dma teardown free descriptor queue control register 0x01e0 1008 dmaemu dma emulation control register 0x01e0 1800 txgcr[0] transmit channel 0 global configuration register 0x01e0 1808 rxgcr[0] receive channel 0 global configuration register 0x01e0 180c rxhpcra[0] receive channel 0 host packet configuration register a 0x01e0 1810 rxhpcrb[0] receive channel 0 host packet configuration register b 0x01e0 1820 txgcr[1] transmit channel 1 global configuration register 0x01e0 1828 rxgcr[1] receive channel 1 global configuration register 0x01e0 182c rxhpcra[1] receive channel 1 host packet configuration register a 0x01e0 1830 rxhpcrb[1] receive channel 1 host packet configuration register b 0x01e0 1840 txgcr[2] transmit channel 2 global configuration register 0x01e0 1848 rxgcr[2] receive channel 2 global configuration register 0x01e0 184c rxhpcra[2] receive channel 2 host packet configuration register a 0x01e0 1850 rxhpcrb[2] receive channel 2 host packet configuration register b 0x01e0 1860 txgcr[3] transmit channel 3 global configuration register 0x01e0 1868 rxgcr[3] receive channel 3 global configuration register 0x01e0 186c rxhpcra[3] receive channel 3 host packet configuration register a 0x01e0 1870 rxhpcrb[3] receive channel 3 host packet configuration register b 0x01e0 2c00 dma_sched_ctrl dma scheduler control register 0x01e0 2d00 entry[0] dma scheduler table word 0 0x01e0 2d04 entry[1] dma scheduler table word 1 . . . . . . . . . 0x01e0 2dfc entry[63] dma scheduler table word 63 queue manager registers 0x01e0 4000 qmgrrevid queue manager revision register 0x01e0 4008 diversion queue diversion register 0x01e0 4020 fdbsc0 free descriptor/buffer starvation count register 0 0x01e0 4024 fdbsc1 free descriptor/buffer starvation count register 1 0x01e0 4028 fdbsc2 free descriptor/buffer starvation count register 2 0x01e0 402c fdbsc3 free descriptor/buffer starvation count register 3 0x01e0 4080 lram0base linking ram region 0 base address register 0x01e0 4084 lram0size linking ram region 0 size register 0x01e0 4088 lram1base linking ram region 1 base address register 0x01e0 4090 pend0 queue pending register 0 peripheral information and electrical specifications 202 submit documentation feedback product preview
6.27.1 usb2.0 electrical data/timing OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-91. universal serial bus otg (usb0) registers (continued) byte address acronym register description 0x01e0 4094 pend1 queue pending register 1 0x01e0 5000 qmemrbase[0] memory region 0 base address register 0x01e0 5004 qmemrctrl[0] memory region 0 control register 0x01e0 5010 qmemrbase[1] memory region 1 base address register 0x01e0 5014 qmemrctrl[1] memory region 1 control register . . . . . . . . . 0x01e0 5070 qmemrbase[7] memory region 7 base address register 0x01e0 5074 qmemrctrl[7] memory region 7 control register 0x01e0 600c ctrld[0] queue manager queue 0 control register d 0x01e0 601c ctrld[1] queue manager queue 1 control register d . . . . . . . . . 0x01e0 63fc ctrld[63] queue manager queue 63 status register d 0x01e0 6800 qstata[0] queue manager queue 0 status register a 0x01e0 6804 qstatb[0] queue manager queue 0 status register b 0x01e0 6808 qstatc[0] queue manager queue 0 status register c 0x01e0 6810 qstata[1] queue manager queue 1 status register a 0x01e0 6814 qstatb[1] queue manager queue 1 status register b 0x01e0 6818 qstatc[1] queue manager queue 1 status register c . . . . . . . . . 0x01e0 6bf0 qstata[63] queue manager queue 63 status register a 0x01e0 6bf4 qstatb[63] queue manager queue 63 status register b 0x01e0 6bf8 qstatc[63] queue manager queue 63 status register c table 6-92. switching characteristics over recommended operating conditions for usb2.0 (see figure 6-65 ) low speed full speed high speed no. parameter 1.5 mbps 12 mbps 480 mbps unit min max min max min max 1 t r(d) rise time, usb_dp and usb_dm signals (1) 75 300 4 20 0.5 ns 2 t f(d) fall time, usb_dp and usb_dm signals (1) 75 300 4 20 0.5 ns 3 t rfm rise/fall time, matching (2) 80 120 90 111 ? ? % 4 v crs output signal cross-over voltage (1) 1.3 2 1.3 2 ? ? v 5 t jr(source)nt source (host) driver jitter, next transition 2 2 (3) ns t jr(func)nt function driver jitter, next transition 25 2 (3) ns 6 t jr(source)pt source (host) driver jitter, paired transition (4) 1 1 (3) ns t jr(func)pt function driver jitter, paired transition 10 1 (3) ns 7 t w(eopt) pulse duration, eop transmitter 1250 1500 160 175 ? ? ns 8 t w(eopr) pulse duration, eop receiver 670 82 ? ns 9 t (drate) data rate 1.5 12 480 mb/s 10 z drv driver output resistance ? ? 40.5 49.5 40.5 49.5 w 11 z inp receiver input impedance 100k 100k - - w (1) low speed: c l = 200 pf, full speed: c l = 50 pf, high speed: c l = 50 pf (2) t rfm = (t r /t f ) x 100. [excluding the first transaction from the idle state.] (3) for more detailed information, see the universal serial bus specification revision 2.0, chapter 7. electrical. (4) t jr = t px(1) - t px(0) submit documentation feedback peripheral information and electrical specifications 203 product preview
6.32 power and sleep controller (psc) OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-65. usb2.0 integrated transceiver interface timing the power and sleep controllers (psc) are responsible for managing transitions of system power on/off, clock on/off, resets (device level and module level). it is used primarily to provide granular power control for on chip modules (peripherals and cpu). a psc module consists of a global psc (gpsc) and a set of local pscs (lpscs). the gpsc contains memory mapped registers, psc interrupts, a state machine for each peripheral/module it controls. an lpsc is associated with every module that is controlled by the psc and provides clock and reset control. the psc includes the following features: provides a software interface to: ? control module clock enable/disable ? control module reset ? control cpu local reset supports icepick emulation features: power, clock and reset table 6-100. power and sleep controller (psc) registers psc0 psc1 register description 0x01c1 0000 0x01e2 7000 revid peripheral revision and class information register 0x01c1 0018 0x01e2 7018 inteval interrupt evaluation register 0x01c1 0040 0x01e2 7040 merrpr0 module error pending register 0 (module 0-15) (psc0) module error pending register 0 (module 0-31) (psc1) 0x01c1 0050 0x01e2 7050 merrcr0 module error clear register 0 (module 0-15) (psc0) module error clear register 0 (module 0-31) (psc1) 0x01c1 0060 0x01e2 7060 perrpr power error pending register 0x01c1 0068 0x01e2 7068 perrcr power error clear register 0x01c1 0120 0x01e2 7120 ptcmd power domain transition command register 0x01c1 0128 0x01e2 7128 ptstat power domain transition status register 0x01c1 0200 0x01e2 7200 pdstat0 power domain 0 status register 0x01c1 0204 0x01e2 7204 pdstat1 power domain 1 status register 0x01c1 0300 0x01e2 7300 pdctl0 power domain 0 control register 0x01c1 0304 0x01e2 7304 pdctl1 power domain 1 control register 0x01c1 0400 0x01e2 7400 pdcfg0 power domain 0 configuration register 0x01c1 0404 0x01e2 7404 pdcfg1 power domain 1 configuration register 0x01c1 0800 - 0x01c1 0x01e2 7800 - mdstat0- module status n register (modules 0-15) (psc0) 083c 0x01e2 787c mdstat15 mdstat0- module status n register (modules 0-31) (psc1) mdstat31 0x01c1 0a00 - 0x01c1 0x01e2 7a00 - mdctl0- module control n register (modules 0-15) (psc0) 0a3c 0x01e2 7a7c mdctl15 mdstat0- module status n register (modules 0-31) (psc1) mdstat31 peripheral information and electrical specifications 204 submit documentation feedback product preview t r t f v crs 90% v oh 10% v ol usb_dm usb_dp t per ? t jr
6.32.1 power domain and module topology OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 the soc includes two psc modules. each psc module controls clock states for several on the on chip modules, controllers and interconnect components. table 6-101 and table 6-102 lists the set of peripherals/modules that are controlled by the psc, the power domain they are associated with, the lpsc assignment and the default (power-on reset) module states. see the device-specific data manual for the peripherals available on a given device. the module states and terminology are defined in section 6.32.1.2 . table 6-101. psc0 default module configuration lpsc number module name power domain default module state auto sleep/wake only 0 edma3 channel controller alwayson (pd0) swrstdisable ? 1 edma3 transfer controller 0 alwayson (pd0) swrstdisable ? 2 edma3 transfer controller 1 alwayson (pd0) swrstdisable ? 3 emifa (br7) alwayson (pd0) swrstdisable ? 4 spi 0 alwayson (pd0) swrstdisable ? 5 mmc/sd 0 alwayson (pd0) swrstdisable ? 6 arm interrupt controller alwayson (pd0) swrstdisable ? 7 arm ram/rom alwayson (pd0) enable yes 8 - - - - 9 uart 0 alwayson (pd0) swrstdisable ? 10 scr0 alwayson (pd0) enable yes (br 0, br 1, br 2, br 8) 11 scr1 alwayson (pd0) enable yes (br 4) 12 scr2 alwayson (pd0) enable yes (br 3, br 5, br 6) 13 - - - - 14 arm alwayson (pd0) swrstdisable ? 15 dsp pd_dsp (pd1) enable ? table 6-102. psc1 default module configuration lpsc number module name power domain default module state auto sleep/wake only 0 not used ? ? ? 1 usb0 (usb2.0) alwayson (pd0) swrstdisable ? 2 usb1 (usb1.1) alwayson (pd0) swrstdisable ? 3 gpio alwayson (pd0) swrstdisable ? 4 uhpi alwayson (pd0) swrstdisable ? 5 emac alwayson (pd0) swrstdisable ? 6 emifb (br 20) alwayson (pd0) swrstdisable ? 7 mcasp0 ( + mcasp0 fifo) alwayson (pd0) swrstdisable ? 8 mcasp1 ( + mcasp1 fifo) alwayson (pd0) swrstdisable ? 9 mcasp2( + mcasp2 fifo) alwayson (pd0) swrstdisable ? 10 spi 1 alwayson (pd0) swrstdisable ? 11 i2c 1 alwayson (pd0) swrstdisable ? 12 uart 1 alwayson (pd0) swrstdisable ? 13 uart 2 alwayson (pd0) swrstdisable ? 14-15 not used ? ? ? 16 lcdc alwayson (pd0) swrstdisable ? submit documentation feedback peripheral information and electrical specifications 205 product preview
6.32.1.1 power domain states 6.32.1.2 module states OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-102. psc1 default module configuration (continued) lpsc number module name power domain default module state auto sleep/wake only 17 ehrpwm0/1/2 alwayson (pd0) swrstdisable ? 18-19 not used ? ? ? 20 ecap0/1/2 alwayson (pd0) swrstdisable ? 21 eqep0/1 alwayson (pd0) swrstdisable ? 22-23 not used ? ? ? 24 scr8 alwayson (pd0) enable yes (br 15) 25 scr7 alwayson (pd0) enable yes (br 12) 26 scr12 alwayson (pd0) enable yes (br 18) 27-30 not used ? ? ? 31 shared ram pd_shram enable yes (br 13) a power domain can only be in one of the two states: on or off, defined as follows: on: power to the domain is on off: power to the domain is off in the soc , for both psc0 and psc1, the always on domain, or pd0 power domain, is always in the on state when the chip is powered-on. this domain is not programmable to off state. on psc0 pd1/pd_dsp domain: controls the sleep state for dsp l1 and l2 memories on psc1 pd1/pd_shram domain: controls the sleep state for the 128k shared ram the psc defines several possible states for a module. this states are essentially a combination of the module reset asserted or de-asserted and module clock on/enabled or off/disabled. the module states are defined in table 6-103 . table 6-103. module states module state module reset module clock module state definition enable de-asserted on a module in the enable state has its module reset de-asserted and it has its clock on. this is the normal operational state for a given module disable de-asserted off a module in the disabled state has its module reset de-asserted and it has its module clock off. this state is typically used for disabling a module clock to save power. the soc is designed in full static cmos, so when you stop a module clock, it retains the module?s state. when the clock is restarted, the module resumes operating from the stopping point. syncreset asserted on a module state in the syncreset state has its module reset asserted and it has its clock on. generally, software is not expected to initiate this state swrstdisable asserted off a module in the swresetdisable state has its module reset asserted and it has its clock disabled. after initial power-on, several modules come up in the swrstdisable state. generally, software is not expected to initiate this state auto sleep de-asserted off a module in the auto sleep state also has its module reset de-asserted and its module clock disabled, similar to the disable state. however this is a special state, once a module is configured in this state by software, it can ?automatically? transition to ?enable? state whenever there is an internal read/write request made to it, and after servicing the request it will ?automatically? transition into the sleep state (with module reset re de-asserted and module clock disabled), without any software intervention. the transition from sleep to enabled and back to sleep state has some cycle latency associated with it. it is not envisioned to use this mode when peripherals are fully operational and moving data. peripheral information and electrical specifications 206 submit documentation feedback product preview
6.34 emulation logic OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-103. module states (continued) module state module reset module clock module state definition auto wake de-asserted off a module in the auto wake state also has its module reset de-asserted and its module clock disabled, similar to the disable state. however this is a special state, once a module is configured in this state by software, it will ?automatically? transition to ?enable? state whenever there is an internal read/write request made to it, and will remain in the ?enabled? state from then on (with module reset re de-asserted and module clock on), without any software intervention. the transition from sleep to enabled state has some cycle latency associated with it. it is not envisioned to use this mode when peripherals are fully operational and moving data. this section describes the steps to use a third party debugger on the arm926ej-s within the OMAP-L137. the debug capabilities and features for dsp and arm are as shown below. dsp: basic debug ? execution control ? system visibility real-time debug ? interrupts serviced while halted ? low/non-intrusive system visibility while running advanced debug ? global start ? global stop ? specify targeted memory level(s) during memory accesses ? hsrtdx (high speed real time data exchange) advanced system control ? subsystem reset via debug ? peripheral notification of debug events ? cache-coherent debug accesses security ? configurable levels of security and debug visibility ? halting on a security violation ? debug halts prevented during secure code execution ? memory accesses prevented to secure memory analysis actions ? stop program execution ? generate debug interrupt ? benchmarking with counters ? external trigger generation ? debug state machine state transition ? combinational and sequential event generation analysis events ? program event detection ? data event detection ? external trigger detection ? system event detection (i.e. cache miss) ? debug state machine state detection submit documentation feedback peripheral information and electrical specifications 207 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com analysis configuration ? application access ? debugger access table 6-105. dsp debug features category hardware feature availability software breakpoint unlimited up to 10 hwbps, including: 4 precise hwbps inside dsp core and one of them is basic debug associated with a counter. hardware breakpoint 2 imprecise hwbps from aet. 4 imprecise hwbps from aet which are shared for watch point. up to 4 watch points, which are shared with hwbps, watch point and can also be used as 2 watch points with data (32 bits) watch point with data up to 2, which can also be used as 4 watch points. analysis counters/timers 1x64-bits (cycle only) + 2x32-bits (water marke counters) external event trigger in 2 external event trigger out 2 arm: basic debug ? execution control ? system visibility advanced debug ? global start ? global stop advanced system control ? subsystem reset via debug ? peripheral notification of debug events ? cache-coherent debug accesses security ? halting on a security violation (by cross-triggering via intc) ? memory accesses prevented to secure memory (this is ensured by system level security mechanism) program trace ? program flow corruption ? code coverage ? path coverage ? thread/interrupt synchronization problems data trace ? memory corruption timing trace ? profiling analysis actions ? stop program execution ? control trace streams ? generate debug interrupt peripheral information and electrical specifications 208 submit documentation feedback product preview
6.34.1 jtag port description OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 ? benchmarking with counters ? external trigger generation ? debug state machine state transition ? combinational and sequential event generation analysis events ? program event detection ? data event detection ? external trigger detection ? system event detection (i.e. cache miss) ? debug state machine state detection analysis configuration ? application access ? debugger access table 6-106. arm debug features category hardware feature availability software breakpoint unlimited up to 14 hwbps, including: 2 precise hwbp inside arm core which are shared with watch points. basic debug hardware breakpoint 8 imprecise hwbps from etm?s address comparators, which are shared with trace function, and can be used as watch point too. 4 imprecise hwbps from icecrusher. up to 6 watch points, including: 2 from arm core which is shared with hwbps and can watch point be associated with a data. 8 from etm?s address comparators, which are shared with trace function, and hwbps. 2 from arm core which is shared with hwbps. analysis 8 watch points from etm can be associated with a data watch point with data comparator, and etm of primus has total 4 data comparators. counters/timers 3x32-bit (1 cycle ; 2 event) external event trigger in 2 external event trigger out 2 address range for trace 4 data qualification for trace 2 system events for trace control 20 trace control counters/timers for trace control 2x16-bit state machines/sequencers 1x3-state state machine context/thread id comparator 1 independent trigger control units 12 capture depth pc primus has 4k bytes etb on-chip trace capture depth pc + timing primus has 4k bytes etb capture application accessible y the OMAP-L137 target debug interface uses the five standard ieee 1149.1(jtag) signals ( trst, tck, tms, tdi, and tdo), a return clock (rtck) due to the clocking requirements of the arm926ej-s and emu0. submit documentation feedback peripheral information and electrical specifications 209 product preview
6.34.2 initial scan chain configuration 6.34.2.1 adding taps to the scan chain OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com table 6-107. jtag port description pin type name description when asserted (active low) causes all test and debug logic in trst i test logic reset OMAP-L137 to be reset along with the ieee 1149.1 interface this is the test clock used to drive an ieee 1149.1 tap state machine tck i test clock and logic. depending on the emulator attached to OMAP-L137 , this is a free running clock or a gated clock depending on rtck monitoring. synchronized tck. depending on the emulator attached to OMAP-L137 rtck o returned test clock , the jtag signals are clocked from rtck or rtck is monitored by the emulator to gate tck. tms i test mode select directs the next state of the ieee 1149.1 test access port state machine tdi i test data input scan data input to the device tdo o test data output scan data output of the device emu0 i/o emulation 0 channel 0 trigger + hsrtdx the first level of debug interface that sees the scan controller is the tap router module. the debugger can configure the tap router for serially linking up to 16 tap controllers or individually scanning one of the tap controllers without disrupting the ir state of the other taps. the tap router must be programmed to add additional taps to the scan chain. the following jtag scans must be completed to add the arm926ej-s to the scan chain. figure 6-67. adding arm926ej-s to the scan chain pre-amble: the device whose data reaches the emulator first is listed first in the board configuration file. this device is a pre-amble for all the other devices. this device has the lowest device id. post-amble: the device whose data reaches the emulator last is listed last in the board configuration file. this device is a post-amble for all the other devices. this device has the highest device id. function : update the jtag preamble and post-amble counts. ? parameter : the ir pre-amble count is '0'. ? parameter : the ir post-amble count is '0'. ? parameter : the dr pre-amble count is '0'. ? parameter : the dr post-amble count is '0'. ? parameter : the ir main count is '6'. ? parameter : the dr main count is '1'. function : do a send-only jtag ir/dr scan. ? parameter : the route to jtag shift state is 'shortest transition'. ? parameter : the jtag shift state is 'shift-ir'. peripheral information and electrical specifications 210 submit documentation feedback product preview tdo router tdi steps clk tms router arm926ej-s/etm
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 ? parameter : the jtag destination state is 'pause-ir'. ? parameter : the bit length of the command is '6'. ? parameter : the send data value is '0x00000007'. ? parameter : the actual receive data is 'discarded'. function : do a send-only jtag ir/dr scan. ? parameter : the route to jtag shift state is 'shortest transition'. ? parameter : the jtag shift state is 'shift-dr'. ? parameter : the jtag destination state is 'pause-dr'. ? parameter : the bit length of the command is '8'. ? parameter : the send data value is '0x00000089'. ? parameter : the actual receive data is 'discarded'. function : do a send-only jtag ir/dr scan. ? parameter : the route to jtag shift state is 'shortest transition'. ? parameter : the jtag shift state is 'shift-ir'. ? parameter : the jtag destination state is 'pause-ir'. ? parameter : the bit length of the command is '6'. ? parameter : the send data value is '0x00000002'. ? parameter : the actual receive data is 'discarded'. function : embed the port address in next command. ? parameter : the port address field is '0x0f000000'. ? parameter : the port address value is '3'. function : do a send-only jtag ir/dr scan. ? parameter : the route to jtag shift state is 'shortest transition'. ? parameter : the jtag shift state is 'shift-dr'. ? parameter : the jtag destination state is 'pause-dr'. ? parameter : the bit length of the command is '32'. ? parameter : the send data value is '0xa3002108'. ? parameter : the actual receive data is 'discarded'. function : do a send-only all-ones jtag ir/dr scan. ? parameter : the jtag shift state is 'shift-ir'. ? parameter : the jtag destination state is 'run-test/idle'. ? parameter : the bit length of the command is '6'. ? parameter : the send data value is 'all-ones'. ? parameter : the actual receive data is 'discarded'. function : wait for a minimum number of tclk pulses. ? parameter : the count of tclk pulses is '10'. function : update the jtag preamble and post-amble counts. ? parameter : the ir pre-amble count is '0'. ? parameter : the ir post-amble count is '6'. ? parameter : the dr pre-amble count is '0'. ? parameter : the dr post-amble count is '1'. ? parameter : the ir main count is '4'. ? parameter : the dr main count is '1'. the initial scan chain contains only the tap router module. the following steps must be completed in order to add etb tap to the scan chain. submit documentation feedback peripheral information and electrical specifications 211 product preview
OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com figure 6-68. adding etb to the scan chain function : do a send-only jtag ir/dr scan. ? parameter : the route to jtag shift state is 'shortest transition'. ? parameter : the jtag shift state is 'shift-ir'. ? parameter : the jtag destination state is 'pause-ir'. ? parameter : the bit length of the command is '6'. ? parameter : the send data value is '0x00000007'. ? parameter : the actual receive data is 'discarded'. function : do a send-only jtag ir/dr scan. ? parameter : the route to jtag shift state is 'shortest transition'. ? parameter : the jtag shift state is 'shift-dr'. ? parameter : the jtag destination state is 'pause-dr'. ? parameter : the bit length of the command is '8'. ? parameter : the send data value is '0x00000089'. ? parameter : the actual receive data is 'discarded'. function : do a send-only jtag ir/dr scan. ? parameter : the route to jtag shift state is 'shortest transition'. ? parameter : the jtag shift state is 'shift-ir'. ? parameter : the jtag destination state is 'pause-ir'. ? parameter : the bit length of the command is '6'. ? parameter : the send data value is '0x00000002'. ? parameter : the actual receive data is 'discarded'. function : embed the port address in next command. ? parameter : the port address field is '0x0f000000'. ? parameter : the port address value is '3'. function : do a send-only jtag ir/dr scan. ? parameter : the route to jtag shift state is 'shortest transition'. ? parameter : the jtag shift state is 'shift-dr'. ? parameter : the jtag destination state is 'pause-dr'. ? parameter : the bit length of the command is '32'. ? parameter : the send data value is '0xa4302108'. ? parameter : the actual receive data is 'discarded'. function : do a send-only all-ones jtag ir/dr scan. ? parameter : the jtag shift state is 'shift-ir'. ? parameter : the jtag destination state is 'run-test/idle'. ? parameter : the bit length of the command is '6'. ? parameter : the send data value is 'all-ones'. peripheral information and electrical specifications 212 submit documentation feedback product preview tdi router arm926ej-s/etm tdo steps clk tms router arm926ej-s/etm etb
6.35 real time clock (rtc) OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 ? parameter : the actual receive data is 'discarded'. function : wait for a minimum number of tclk pulses. ? parameter : the count of tclk pulses is '10'. function : update the jtag preamble and post-amble counts. ? parameter : the ir pre-amble count is '0'. ? parameter : the ir post-amble count is '6 + 4'. ? parameter : the dr pre-amble count is '0'. ? parameter : the dr post-amble count is '1 + 1'. ? parameter : the ir main count is '4'. ? parameter : the dr main count is '1'. the rtc provides a time reference to an application running on the device. the current date and time is tracked in a set of counter registers that update once per second. the time can be represented in 12-hour or 24-hour mode. the calendar and time registers are buffered during reads and writes so that updates do not interfere with the accuracy of the time and date. alarms are available to interrupt the cpu at a particular time, or at periodic time intervals, such as once per minute or once per day. in addition, the rtc can interrupt the cpu every time the calendar and time registers are updated, or at programmable periodic intervals. the real-time clock (rtc) provides the following features: 100-year calendar (xx00 to xx99) counts seconds, minutes, hours, day of the week, date, month, and year with leap year compensation binary-coded-decimal (bcd) representation of time, calendar, and alarm 12-hour clock mode (with am and pm) or 24-hour clock mode alarm interrupt periodic interrupt single interrupt to the cpu supports external 32.768-khz crystal or external clock source of the same frequency separate isolated power supply figure 6-69 shows a block diagram of the rtc. figure 6-69. real-time clock block diagram submit documentation feedback peripheral information and electrical specifications 213 product preview seconds minutes hours days months years alarm timer alarminterrupts periodicinterrupts counter 32 khz oscillator compensation week days oscillator rtc_xi xtal rtc_xo
6.35.1 clock source 6.35.2 registers OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com the clock reference for the rtc is an external 32.768-khz crystal or an external clock source of the same frequency. the rtc also has a separate power supply that is isolated from the rest of the system. when the cpu and other peripherals are without power, the rtc can remain powered to preserve the current time and calendar information. the source for the rtc reference clock may be provided by a crystal or by an external clock source. the rtc has an internal oscillator buffer to support direct operation with a crystal. the crystal is connected between pins rtc_xi and rtc_xo. rtc_xi is the input to the on-chip oscillator and rtc_xo is the output from the oscillator back to the crystal. an external 32.768-khz clock source may be used instead of a crystal. in such a case, the clock source is connected to rtc_xi, and rtc_xo is left unconnected. if the rtc is not used, the rtc_xi pin should be held low and rtc_xo should be left unconnected. figure 6-70. clock source table 6-108 lists the memory-mapped registers for the rtc. see the device-specific data manual for the memory address of these registers. table 6-108. real-time clock (rtc) registers byte address acronym register description 0x01c2 3000 second seconds register 0x01c2 3004 minute minutes register 0x01c2 3008 hour hours register 0x01c2 300c day day of the month register 0x01c2 3010 month month register 0x01c2 3014 year year register 0x01c2 3018 dotw day of the week register 0x01c2 3020 alarmsecond alarm seconds register peripheral information and electrical specifications 214 submit documentation feedback product preview xtal 32.768 khz c2c1 rtc_x1rtc_x0 rtc_v ss 32k osc real time clock (rtc) module isolated rtc power domain switch for device core power real time clock +1.2v cv dd rtc_cv dd
OMAP-L137 low-power applications processor www.ti.com sprs563a ? september 2008 ? revised october 2008 table 6-108. real-time clock (rtc) registers (continued) byte address acronym register description 0x01c2 3024 alarmminute alarm minutes register 0x01c2 3028 alarmhour alarm hours register 0x01c2 302c alarmday alarm days register 0x01c2 3030 alarmmonth alarm months register 0x01c2 3034 alarmyear alarm years register 0x01c2 3040 ctrl control register 0x01c2 3044 status status register 0x01c2 3048 interrupt interrupt enable register 0x01c2 304c complsb compensation (lsb) register 0x01c2 3050 compmsb compensation (msb) register 0x01c2 3054 osc oscillator register 0x01c2 3060 scratch0 scratch 0 (general-purpose) register 0x01c2 3064 scratch1 scratch 1 (general-purpose) register 0x01c2 3068 scratch2 scratch 2 (general-purpose) register 0x01c2 306c kick0 kick 0 (write protect) register 0x01c2 3070 kick1 kick 1 (write protect) register submit documentation feedback peripheral information and electrical specifications 215 product preview
7 mechanical packaging and orderable information 7.1 thermal data for zkb 7.2 mechanical drawings OMAP-L137 low-power applications processor sprs563a ? september 2008 ? revised october 2008 www.ti.com this section describes the OMAP-L137 orderable part numbers, packaging options, materials, thermal and mechanical parameters. the following table(s) show the thermal resistance characteristics for the pbga?zkb mechanical package. table 7-1. thermal resistance characteristics (pbga package) [zkb] no. c/w (1) c/w (2) air flow (m/s) (3) 1 r product preview
packaging information orderable device status (1) package type package drawing pins package qty eco plan (2) lead/ball finish msl peak temp (3) omapl137zkb3 preview bga zkb 256 tbd call ti call ti xomapl137zkb3 active bga zkb 256 90 tbd call ti call ti (1) the marketing status values are defined as follows: active: product device recommended for new designs. lifebuy: ti has announced that the device will be discontinued, and a lifetime-buy period is in effect. nrnd: not recommended for new designs. device is in production to support existing customers, but ti does not recommend using this part in a new design. preview: device has been announced but is not in production. samples may or may not be available. obsolete: ti has discontinued the production of the device. (2) eco plan - the planned eco-friendly classification: pb-free (rohs), pb-free (rohs exempt), or green (rohs & no sb/br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. tbd: the pb-free/green conversion plan has not been defined. pb-free (rohs): ti's terms "lead-free" or "pb-free" mean semiconductor products that are compatible with the current rohs requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. where designed to be soldered at high temperatures, ti pb-free products are suitable for use in specified lead-free processes. pb-free (rohs exempt): this component has a rohs exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. the component is otherwise considered pb-free (rohs compatible) as defined above. green (rohs & no sb/br): ti defines "green" to mean pb-free (rohs compatible), and free of bromine (br) and antimony (sb) based flame retardants (br or sb do not exceed 0.1% by weight in homogeneous material) (3) msl, peak temp. -- the moisture sensitivity level rating according to the jedec industry standard classifications, and peak solder temperature. important information and disclaimer: the information provided on this page represents ti's knowledge and belief as of the date that it is provided. ti bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. efforts are underway to better integrate information from third parties. ti has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ti and ti suppliers consider certain information to be proprietary, and thus cas numbers and other limited information may not be available for release. in no event shall ti's liability arising out of such information exceed the total purchase price of the ti part(s) at issue in this document sold by ti to customer on an annual basis. package option addendum www.ti.com 1-oct-2008 addendum-page 1

important notice texas instruments incorporated and its subsidiaries (ti) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. all products are sold subject to ti?s terms and conditions of sale supplied at the time of order acknowledgment. ti warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with ti?s standard warranty. testing and other quality control techniques are used to the extent ti deems necessary to support this warranty. except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. ti assumes no liability for applications assistance or customer product design. customers are responsible for their products and applications using ti components. to minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. ti does not warrant or represent that any license, either express or implied, is granted under any ti patent right, copyright, mask work right, or other ti intellectual property right relating to any combination, machine, or process in which ti products or services are used. information published by ti regarding third-party products or services does not constitute a license from ti to use such products or services or a warranty or endorsement thereof. use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from ti under the patents or other intellectual property of ti. reproduction of ti information in ti data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. reproduction of this information with alteration is an unfair and deceptive business practice. ti is not responsible or liable for such altered documentation. information of third parties may be subject to additional restrictions. resale of ti products or services with statements different from or beyond the parameters stated by ti for that product or service voids all express and any implied warranties for the associated ti product or service and is an unfair and deceptive business practice. ti is not responsible or liable for any such statements. ti products are not authorized for use in safety-critical applications (such as life support) where a failure of the ti product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of ti products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by ti. further, buyers must fully indemnify ti and its representatives against any damages arising out of the use of ti products in such safety-critical applications. ti products are neither designed nor intended for use in military/aerospace applications or environments unless the ti products are specifically designated by ti as military-grade or "enhanced plastic." only products designated by ti as military-grade meet military specifications. buyers acknowledge and agree that any such use of ti products which ti has not designated as military-grade is solely at the buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. ti products are neither designed nor intended for use in automotive applications or environments unless the specific ti products are designated by ti as compliant with iso/ts 16949 requirements. buyers acknowledge and agree that, if they use any non-designated products in automotive applications, ti will not be responsible for any failure to meet such requirements. following are urls where you can obtain information on other texas instruments products and application solutions: products applications amplifiers amplifier.ti.com audio www.ti.com/audio data converters dataconverter.ti.com automotive www.ti.com/automotive dsp dsp.ti.com broadband www.ti.com/broadband clocks and timers www.ti.com/clocks digital control www.ti.com/digitalcontrol interface interface.ti.com medical www.ti.com/medical logic logic.ti.com military www.ti.com/military power mgmt power.ti.com optical networking www.ti.com/opticalnetwork microcontrollers microcontroller.ti.com security www.ti.com/security rfid www.ti-rfid.com telephony www.ti.com/telephony rf/if and zigbee? solutions www.ti.com/lprf video & imaging www.ti.com/video wireless www.ti.com/wireless mailing address: texas instruments, post office box 655303, dallas, texas 75265 copyright ? 2008, texas instruments incorporated


▲Up To Search▲   

 
Price & Availability of OMAP-L137

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X